Line Coverage for Module : 
prim_reg_cdc
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 22 | 22 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| ALWAYS | 71 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 | 
| ALWAYS | 115 | 9 | 9 | 100.00 | 
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 65 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
| 73 | 
1 | 
1 | 
| 74 | 
1 | 
1 | 
| 75 | 
1 | 
1 | 
| 76 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 85 | 
1 | 
1 | 
| 109 | 
1 | 
1 | 
| 115 | 
1 | 
1 | 
| 116 | 
1 | 
1 | 
| 117 | 
1 | 
1 | 
| 118 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
| 125 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 135 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 150 | 
1 | 
1 | 
| 155 | 
1 | 
1 | 
| 156 | 
1 | 
1 | 
| 200 | 
1 | 
1 | 
Cond Coverage for Module : 
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 ) 
Cond Coverage for Module self-instances : 
 | Total | Covered | Percent | 
| Conditions | 14 | 12 | 85.71 | 
| Logical | 14 | 12 | 85.71 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T96,T398,T97 | 
 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T5,T23,T56 | 
| 1 | 1 | Covered | T5,T23,T53 | 
 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T5,T23,T18 | 
| 1 | 0 | Covered | T5,T23,T56 | 
 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T5,T23,T53 | 
| 1 | 1 | Covered | T5,T23,T56 | 
 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T5,T23,T18 | 
Cond Coverage for Module : 
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 ) 
Cond Coverage for Module self-instances : 
 | Total | Covered | Percent | 
| Conditions | 13 | 12 | 92.31 | 
| Logical | 13 | 12 | 92.31 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T5,T23,T53 | 
 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T5,T23,T18 | 
| 1 | 1 | Covered | T5,T23,T18 | 
 LINE       123
 EXPRESSION (src_wd_i & BitMask)
             ----1---   ---2---
| -1- | -2- | Status | Tests |                       
| 0 | - | Covered | T5,T23,T18 | 
| 1 | - | Covered | T5,T23,T18 | 
 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T5,T23,T18 | 
 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T5,T23,T18 | 
| 1 | 1 | Covered | T5,T23,T18 | 
 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Unreachable |  | 
Branch Coverage for Module : 
prim_reg_cdc
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
8 | 
8 | 
100.00 | 
| IF | 
71 | 
4 | 
4 | 
100.00 | 
| IF | 
115 | 
4 | 
4 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	71	if ((!rst_src_ni))
-2-:	73	if (src_req)
-3-:	75	if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T5,T23,T18 | 
| 0 | 
0 | 
1 | 
Covered | 
T5,T23,T18 | 
| 0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	115	if ((!rst_src_ni))
-2-:	118	if (src_req)
-3-:	125	if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T5,T23,T18 | 
| 0 | 
0 | 
1 | 
Covered | 
T5,T23,T18 | 
| 0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
3828468 | 
0 | 
0 | 
| T5 | 
78706 | 
2102 | 
0 | 
0 | 
| T7 | 
503168 | 
0 | 
0 | 
0 | 
| T16 | 
288208 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
1622 | 
0 | 
0 | 
| T23 | 
0 | 
2531 | 
0 | 
0 | 
| T24 | 
0 | 
2238 | 
0 | 
0 | 
| T45 | 
727978 | 
0 | 
0 | 
0 | 
| T47 | 
157654 | 
0 | 
0 | 
0 | 
| T52 | 
0 | 
304 | 
0 | 
0 | 
| T53 | 
0 | 
1403 | 
0 | 
0 | 
| T54 | 
0 | 
1808 | 
0 | 
0 | 
| T57 | 
0 | 
783 | 
0 | 
0 | 
| T58 | 
0 | 
1527 | 
0 | 
0 | 
| T90 | 
0 | 
601 | 
0 | 
0 | 
| T91 | 
77770 | 
0 | 
0 | 
0 | 
| T92 | 
197270 | 
0 | 
0 | 
0 | 
| T93 | 
141586 | 
0 | 
0 | 
0 | 
| T94 | 
412884 | 
0 | 
0 | 
0 | 
| T95 | 
30174 | 
0 | 
0 | 
0 | 
| T113 | 
346864 | 
1229 | 
0 | 
0 | 
| T371 | 
1326174 | 
456 | 
0 | 
0 | 
| T374 | 
1387140 | 
6828 | 
0 | 
0 | 
| T375 | 
104346 | 
816 | 
0 | 
0 | 
| T376 | 
123216 | 
271 | 
0 | 
0 | 
| T377 | 
156696 | 
689 | 
0 | 
0 | 
| T378 | 
192962 | 
1653 | 
0 | 
0 | 
| T379 | 
86946 | 
256 | 
0 | 
0 | 
| T391 | 
171408 | 
711 | 
0 | 
0 | 
| T399 | 
0 | 
760 | 
0 | 
0 | 
| T400 | 
95910 | 
379 | 
0 | 
0 | 
| T401 | 
89061 | 
0 | 
0 | 
0 | 
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
46869800 | 
41197125 | 
0 | 
0 | 
| T1 | 
71675 | 
65800 | 
0 | 
0 | 
| T2 | 
21325 | 
17025 | 
0 | 
0 | 
| T3 | 
13800 | 
9500 | 
0 | 
0 | 
| T4 | 
14675 | 
10350 | 
0 | 
0 | 
| T5 | 
13925 | 
9600 | 
0 | 
0 | 
| T6 | 
224325 | 
215375 | 
0 | 
0 | 
| T31 | 
36250 | 
31900 | 
0 | 
0 | 
| T32 | 
8200 | 
3875 | 
0 | 
0 | 
| T36 | 
26675 | 
22375 | 
0 | 
0 | 
| T47 | 
23825 | 
19525 | 
0 | 
0 | 
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
9351 | 
0 | 
0 | 
| T5 | 
78706 | 
5 | 
0 | 
0 | 
| T7 | 
503168 | 
0 | 
0 | 
0 | 
| T16 | 
288208 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
4 | 
0 | 
0 | 
| T23 | 
0 | 
8 | 
0 | 
0 | 
| T24 | 
0 | 
7 | 
0 | 
0 | 
| T45 | 
727978 | 
0 | 
0 | 
0 | 
| T47 | 
157654 | 
0 | 
0 | 
0 | 
| T52 | 
0 | 
1 | 
0 | 
0 | 
| T53 | 
0 | 
5 | 
0 | 
0 | 
| T54 | 
0 | 
5 | 
0 | 
0 | 
| T57 | 
0 | 
2 | 
0 | 
0 | 
| T58 | 
0 | 
4 | 
0 | 
0 | 
| T90 | 
0 | 
2 | 
0 | 
0 | 
| T91 | 
77770 | 
0 | 
0 | 
0 | 
| T92 | 
197270 | 
0 | 
0 | 
0 | 
| T93 | 
141586 | 
0 | 
0 | 
0 | 
| T94 | 
412884 | 
0 | 
0 | 
0 | 
| T95 | 
30174 | 
0 | 
0 | 
0 | 
| T113 | 
346864 | 
3 | 
0 | 
0 | 
| T371 | 
1326174 | 
1 | 
0 | 
0 | 
| T374 | 
1387140 | 
15 | 
0 | 
0 | 
| T375 | 
104346 | 
2 | 
0 | 
0 | 
| T376 | 
123216 | 
1 | 
0 | 
0 | 
| T377 | 
156696 | 
2 | 
0 | 
0 | 
| T378 | 
192962 | 
4 | 
0 | 
0 | 
| T379 | 
86946 | 
1 | 
0 | 
0 | 
| T391 | 
171408 | 
2 | 
0 | 
0 | 
| T399 | 
0 | 
2 | 
0 | 
0 | 
| T400 | 
95910 | 
1 | 
0 | 
0 | 
| T401 | 
89061 | 
0 | 
0 | 
0 | 
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
7428100 | 
7413900 | 
0 | 
0 | 
| T2 | 
1236150 | 
1226000 | 
0 | 
0 | 
| T3 | 
1047800 | 
1028025 | 
0 | 
0 | 
| T4 | 
1167275 | 
1153350 | 
0 | 
0 | 
| T5 | 
983825 | 
972450 | 
0 | 
0 | 
| T6 | 
2532875 | 
2525675 | 
0 | 
0 | 
| T31 | 
2745325 | 
2731600 | 
0 | 
0 | 
| T32 | 
436850 | 
420700 | 
0 | 
0 | 
| T36 | 
1199925 | 
1186275 | 
0 | 
0 | 
| T47 | 
1970675 | 
1961925 | 
0 | 
0 |