Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T113,T375,T378 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T113,T375,T378 |
1 | 1 | Covered | T113,T375,T378 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T113,T375,T378 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T113,T375,T378 |
1 | 1 | Covered | T113,T375,T378 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T113,T375,T378 |
0 |
0 |
1 |
Covered |
T113,T375,T378 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T113,T375,T378 |
0 |
0 |
1 |
Covered |
T113,T375,T378 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
155430 |
0 |
0 |
T113 |
346864 |
3472 |
0 |
0 |
T371 |
663087 |
2733 |
0 |
0 |
T374 |
693570 |
808 |
0 |
0 |
T375 |
52173 |
450 |
0 |
0 |
T376 |
61608 |
271 |
0 |
0 |
T377 |
78348 |
681 |
0 |
0 |
T378 |
96481 |
819 |
0 |
0 |
T379 |
43473 |
310 |
0 |
0 |
T391 |
85704 |
768 |
0 |
0 |
T400 |
47955 |
387 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
1647885 |
0 |
0 |
T1 |
2867 |
2632 |
0 |
0 |
T2 |
853 |
681 |
0 |
0 |
T3 |
552 |
380 |
0 |
0 |
T4 |
587 |
414 |
0 |
0 |
T5 |
557 |
384 |
0 |
0 |
T6 |
8973 |
8615 |
0 |
0 |
T31 |
1450 |
1276 |
0 |
0 |
T32 |
328 |
155 |
0 |
0 |
T36 |
1067 |
895 |
0 |
0 |
T47 |
953 |
781 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
385 |
0 |
0 |
T113 |
346864 |
8 |
0 |
0 |
T371 |
663087 |
6 |
0 |
0 |
T374 |
693570 |
2 |
0 |
0 |
T375 |
52173 |
1 |
0 |
0 |
T376 |
61608 |
1 |
0 |
0 |
T377 |
78348 |
2 |
0 |
0 |
T378 |
96481 |
2 |
0 |
0 |
T379 |
43473 |
1 |
0 |
0 |
T391 |
85704 |
2 |
0 |
0 |
T400 |
47955 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
152381475 |
0 |
0 |
T1 |
297124 |
296556 |
0 |
0 |
T2 |
49446 |
49040 |
0 |
0 |
T3 |
41912 |
41121 |
0 |
0 |
T4 |
46691 |
46134 |
0 |
0 |
T5 |
39353 |
38898 |
0 |
0 |
T6 |
101315 |
101027 |
0 |
0 |
T31 |
109813 |
109264 |
0 |
0 |
T32 |
17474 |
16828 |
0 |
0 |
T36 |
47997 |
47451 |
0 |
0 |
T47 |
78827 |
78477 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T113,T375,T378 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T113,T375,T378 |
1 | 1 | Covered | T113,T375,T378 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T113,T375,T378 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T113,T375,T378 |
1 | 1 | Covered | T113,T375,T378 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T113,T375,T378 |
0 |
0 |
1 |
Covered |
T113,T375,T378 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T113,T375,T378 |
0 |
0 |
1 |
Covered |
T113,T375,T378 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
164900 |
0 |
0 |
T113 |
346864 |
3556 |
0 |
0 |
T371 |
663087 |
4182 |
0 |
0 |
T374 |
693570 |
5633 |
0 |
0 |
T375 |
52173 |
404 |
0 |
0 |
T376 |
61608 |
280 |
0 |
0 |
T377 |
78348 |
656 |
0 |
0 |
T378 |
96481 |
851 |
0 |
0 |
T379 |
43473 |
252 |
0 |
0 |
T391 |
85704 |
777 |
0 |
0 |
T400 |
47955 |
448 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
1647885 |
0 |
0 |
T1 |
2867 |
2632 |
0 |
0 |
T2 |
853 |
681 |
0 |
0 |
T3 |
552 |
380 |
0 |
0 |
T4 |
587 |
414 |
0 |
0 |
T5 |
557 |
384 |
0 |
0 |
T6 |
8973 |
8615 |
0 |
0 |
T31 |
1450 |
1276 |
0 |
0 |
T32 |
328 |
155 |
0 |
0 |
T36 |
1067 |
895 |
0 |
0 |
T47 |
953 |
781 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
405 |
0 |
0 |
T113 |
346864 |
8 |
0 |
0 |
T371 |
663087 |
10 |
0 |
0 |
T374 |
693570 |
12 |
0 |
0 |
T375 |
52173 |
1 |
0 |
0 |
T376 |
61608 |
1 |
0 |
0 |
T377 |
78348 |
2 |
0 |
0 |
T378 |
96481 |
2 |
0 |
0 |
T379 |
43473 |
1 |
0 |
0 |
T391 |
85704 |
2 |
0 |
0 |
T400 |
47955 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
152381475 |
0 |
0 |
T1 |
297124 |
296556 |
0 |
0 |
T2 |
49446 |
49040 |
0 |
0 |
T3 |
41912 |
41121 |
0 |
0 |
T4 |
46691 |
46134 |
0 |
0 |
T5 |
39353 |
38898 |
0 |
0 |
T6 |
101315 |
101027 |
0 |
0 |
T31 |
109813 |
109264 |
0 |
0 |
T32 |
17474 |
16828 |
0 |
0 |
T36 |
47997 |
47451 |
0 |
0 |
T47 |
78827 |
78477 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T113,T375,T378 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T113,T375,T378 |
1 | 1 | Covered | T113,T375,T378 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T113,T375,T378 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T113,T375,T378 |
1 | 1 | Covered | T113,T375,T378 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T113,T375,T378 |
0 |
0 |
1 |
Covered |
T113,T375,T378 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T113,T375,T378 |
0 |
0 |
1 |
Covered |
T113,T375,T378 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
158193 |
0 |
0 |
T113 |
346864 |
1732 |
0 |
0 |
T371 |
663087 |
3830 |
0 |
0 |
T374 |
693570 |
6579 |
0 |
0 |
T375 |
52173 |
437 |
0 |
0 |
T376 |
61608 |
275 |
0 |
0 |
T377 |
78348 |
632 |
0 |
0 |
T378 |
96481 |
862 |
0 |
0 |
T379 |
43473 |
289 |
0 |
0 |
T391 |
85704 |
741 |
0 |
0 |
T400 |
47955 |
465 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
1647885 |
0 |
0 |
T1 |
2867 |
2632 |
0 |
0 |
T2 |
853 |
681 |
0 |
0 |
T3 |
552 |
380 |
0 |
0 |
T4 |
587 |
414 |
0 |
0 |
T5 |
557 |
384 |
0 |
0 |
T6 |
8973 |
8615 |
0 |
0 |
T31 |
1450 |
1276 |
0 |
0 |
T32 |
328 |
155 |
0 |
0 |
T36 |
1067 |
895 |
0 |
0 |
T47 |
953 |
781 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
388 |
0 |
0 |
T113 |
346864 |
4 |
0 |
0 |
T371 |
663087 |
9 |
0 |
0 |
T374 |
693570 |
14 |
0 |
0 |
T375 |
52173 |
1 |
0 |
0 |
T376 |
61608 |
1 |
0 |
0 |
T377 |
78348 |
2 |
0 |
0 |
T378 |
96481 |
2 |
0 |
0 |
T379 |
43473 |
1 |
0 |
0 |
T391 |
85704 |
2 |
0 |
0 |
T400 |
47955 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
152381475 |
0 |
0 |
T1 |
297124 |
296556 |
0 |
0 |
T2 |
49446 |
49040 |
0 |
0 |
T3 |
41912 |
41121 |
0 |
0 |
T4 |
46691 |
46134 |
0 |
0 |
T5 |
39353 |
38898 |
0 |
0 |
T6 |
101315 |
101027 |
0 |
0 |
T31 |
109813 |
109264 |
0 |
0 |
T32 |
17474 |
16828 |
0 |
0 |
T36 |
47997 |
47451 |
0 |
0 |
T47 |
78827 |
78477 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T113,T375,T378 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T113,T375,T378 |
1 | 1 | Covered | T113,T375,T378 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T113,T375,T378 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T113,T375,T378 |
1 | 1 | Covered | T113,T375,T378 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T113,T375,T378 |
0 |
0 |
1 |
Covered |
T113,T375,T378 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T113,T375,T378 |
0 |
0 |
1 |
Covered |
T113,T375,T378 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
135550 |
0 |
0 |
T113 |
346864 |
1212 |
0 |
0 |
T371 |
663087 |
5446 |
0 |
0 |
T374 |
693570 |
6043 |
0 |
0 |
T375 |
52173 |
379 |
0 |
0 |
T376 |
61608 |
302 |
0 |
0 |
T377 |
78348 |
634 |
0 |
0 |
T378 |
96481 |
854 |
0 |
0 |
T379 |
43473 |
267 |
0 |
0 |
T391 |
85704 |
683 |
0 |
0 |
T400 |
47955 |
438 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
1647885 |
0 |
0 |
T1 |
2867 |
2632 |
0 |
0 |
T2 |
853 |
681 |
0 |
0 |
T3 |
552 |
380 |
0 |
0 |
T4 |
587 |
414 |
0 |
0 |
T5 |
557 |
384 |
0 |
0 |
T6 |
8973 |
8615 |
0 |
0 |
T31 |
1450 |
1276 |
0 |
0 |
T32 |
328 |
155 |
0 |
0 |
T36 |
1067 |
895 |
0 |
0 |
T47 |
953 |
781 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
334 |
0 |
0 |
T113 |
346864 |
3 |
0 |
0 |
T371 |
663087 |
13 |
0 |
0 |
T374 |
693570 |
13 |
0 |
0 |
T375 |
52173 |
1 |
0 |
0 |
T376 |
61608 |
1 |
0 |
0 |
T377 |
78348 |
2 |
0 |
0 |
T378 |
96481 |
2 |
0 |
0 |
T379 |
43473 |
1 |
0 |
0 |
T391 |
85704 |
2 |
0 |
0 |
T400 |
47955 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
152381475 |
0 |
0 |
T1 |
297124 |
296556 |
0 |
0 |
T2 |
49446 |
49040 |
0 |
0 |
T3 |
41912 |
41121 |
0 |
0 |
T4 |
46691 |
46134 |
0 |
0 |
T5 |
39353 |
38898 |
0 |
0 |
T6 |
101315 |
101027 |
0 |
0 |
T31 |
109813 |
109264 |
0 |
0 |
T32 |
17474 |
16828 |
0 |
0 |
T36 |
47997 |
47451 |
0 |
0 |
T47 |
78827 |
78477 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T113,T375,T436 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T113,T375,T378 |
1 | 1 | Covered | T113,T375,T378 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T113,T375,T378 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T113,T375,T378 |
1 | 1 | Covered | T113,T375,T378 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T113,T375,T378 |
0 |
0 |
1 |
Covered |
T113,T375,T378 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T113,T375,T378 |
0 |
0 |
1 |
Covered |
T113,T375,T378 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
156163 |
0 |
0 |
T113 |
346864 |
3450 |
0 |
0 |
T371 |
663087 |
3428 |
0 |
0 |
T374 |
693570 |
5524 |
0 |
0 |
T375 |
52173 |
452 |
0 |
0 |
T376 |
61608 |
285 |
0 |
0 |
T377 |
78348 |
648 |
0 |
0 |
T378 |
96481 |
830 |
0 |
0 |
T379 |
43473 |
254 |
0 |
0 |
T391 |
85704 |
785 |
0 |
0 |
T400 |
47955 |
479 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
1647885 |
0 |
0 |
T1 |
2867 |
2632 |
0 |
0 |
T2 |
853 |
681 |
0 |
0 |
T3 |
552 |
380 |
0 |
0 |
T4 |
587 |
414 |
0 |
0 |
T5 |
557 |
384 |
0 |
0 |
T6 |
8973 |
8615 |
0 |
0 |
T31 |
1450 |
1276 |
0 |
0 |
T32 |
328 |
155 |
0 |
0 |
T36 |
1067 |
895 |
0 |
0 |
T47 |
953 |
781 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
383 |
0 |
0 |
T113 |
346864 |
8 |
0 |
0 |
T371 |
663087 |
8 |
0 |
0 |
T374 |
693570 |
12 |
0 |
0 |
T375 |
52173 |
1 |
0 |
0 |
T376 |
61608 |
1 |
0 |
0 |
T377 |
78348 |
2 |
0 |
0 |
T378 |
96481 |
2 |
0 |
0 |
T379 |
43473 |
1 |
0 |
0 |
T391 |
85704 |
2 |
0 |
0 |
T400 |
47955 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
152381475 |
0 |
0 |
T1 |
297124 |
296556 |
0 |
0 |
T2 |
49446 |
49040 |
0 |
0 |
T3 |
41912 |
41121 |
0 |
0 |
T4 |
46691 |
46134 |
0 |
0 |
T5 |
39353 |
38898 |
0 |
0 |
T6 |
101315 |
101027 |
0 |
0 |
T31 |
109813 |
109264 |
0 |
0 |
T32 |
17474 |
16828 |
0 |
0 |
T36 |
47997 |
47451 |
0 |
0 |
T47 |
78827 |
78477 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T113,T375,T378 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T113,T375,T378 |
1 | 1 | Covered | T113,T375,T378 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T113,T375,T378 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T113,T375,T378 |
1 | 1 | Covered | T113,T375,T378 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T113,T375,T378 |
0 |
0 |
1 |
Covered |
T113,T375,T378 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T113,T375,T378 |
0 |
0 |
1 |
Covered |
T113,T375,T378 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
142062 |
0 |
0 |
T113 |
346864 |
2660 |
0 |
0 |
T371 |
663087 |
2478 |
0 |
0 |
T374 |
693570 |
3285 |
0 |
0 |
T375 |
52173 |
454 |
0 |
0 |
T376 |
61608 |
262 |
0 |
0 |
T377 |
78348 |
679 |
0 |
0 |
T378 |
96481 |
825 |
0 |
0 |
T379 |
43473 |
291 |
0 |
0 |
T391 |
85704 |
751 |
0 |
0 |
T400 |
47955 |
405 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
1647885 |
0 |
0 |
T1 |
2867 |
2632 |
0 |
0 |
T2 |
853 |
681 |
0 |
0 |
T3 |
552 |
380 |
0 |
0 |
T4 |
587 |
414 |
0 |
0 |
T5 |
557 |
384 |
0 |
0 |
T6 |
8973 |
8615 |
0 |
0 |
T31 |
1450 |
1276 |
0 |
0 |
T32 |
328 |
155 |
0 |
0 |
T36 |
1067 |
895 |
0 |
0 |
T47 |
953 |
781 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
352 |
0 |
0 |
T113 |
346864 |
6 |
0 |
0 |
T371 |
663087 |
6 |
0 |
0 |
T374 |
693570 |
7 |
0 |
0 |
T375 |
52173 |
1 |
0 |
0 |
T376 |
61608 |
1 |
0 |
0 |
T377 |
78348 |
2 |
0 |
0 |
T378 |
96481 |
2 |
0 |
0 |
T379 |
43473 |
1 |
0 |
0 |
T391 |
85704 |
2 |
0 |
0 |
T400 |
47955 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
152381475 |
0 |
0 |
T1 |
297124 |
296556 |
0 |
0 |
T2 |
49446 |
49040 |
0 |
0 |
T3 |
41912 |
41121 |
0 |
0 |
T4 |
46691 |
46134 |
0 |
0 |
T5 |
39353 |
38898 |
0 |
0 |
T6 |
101315 |
101027 |
0 |
0 |
T31 |
109813 |
109264 |
0 |
0 |
T32 |
17474 |
16828 |
0 |
0 |
T36 |
47997 |
47451 |
0 |
0 |
T47 |
78827 |
78477 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T23,T18 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T23,T18 |
1 | 1 | Covered | T5,T23,T18 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T5,T23,T18 |
1 | 0 | Covered | T5,T23,T18 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T5,T23,T18 |
1 | 1 | Covered | T5,T23,T18 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T23,T18 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T5,T23,T18 |
0 |
0 |
1 |
Covered |
T5,T23,T18 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T5,T23,T18 |
0 |
0 |
1 |
Covered |
T5,T23,T18 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
199739 |
0 |
0 |
T5 |
39353 |
1189 |
0 |
0 |
T7 |
251584 |
0 |
0 |
0 |
T16 |
144104 |
0 |
0 |
0 |
T18 |
0 |
1622 |
0 |
0 |
T23 |
0 |
2284 |
0 |
0 |
T24 |
0 |
1792 |
0 |
0 |
T45 |
363989 |
0 |
0 |
0 |
T47 |
78827 |
0 |
0 |
0 |
T53 |
0 |
826 |
0 |
0 |
T54 |
0 |
1069 |
0 |
0 |
T57 |
0 |
783 |
0 |
0 |
T58 |
0 |
1527 |
0 |
0 |
T90 |
0 |
601 |
0 |
0 |
T91 |
38885 |
0 |
0 |
0 |
T92 |
98635 |
0 |
0 |
0 |
T93 |
70793 |
0 |
0 |
0 |
T94 |
206442 |
0 |
0 |
0 |
T95 |
15087 |
0 |
0 |
0 |
T399 |
0 |
760 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
1647885 |
0 |
0 |
T1 |
2867 |
2632 |
0 |
0 |
T2 |
853 |
681 |
0 |
0 |
T3 |
552 |
380 |
0 |
0 |
T4 |
587 |
414 |
0 |
0 |
T5 |
557 |
384 |
0 |
0 |
T6 |
8973 |
8615 |
0 |
0 |
T31 |
1450 |
1276 |
0 |
0 |
T32 |
328 |
155 |
0 |
0 |
T36 |
1067 |
895 |
0 |
0 |
T47 |
953 |
781 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
415 |
0 |
0 |
T5 |
39353 |
3 |
0 |
0 |
T7 |
251584 |
0 |
0 |
0 |
T16 |
144104 |
0 |
0 |
0 |
T18 |
0 |
4 |
0 |
0 |
T23 |
0 |
7 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T45 |
363989 |
0 |
0 |
0 |
T47 |
78827 |
0 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T58 |
0 |
4 |
0 |
0 |
T90 |
0 |
2 |
0 |
0 |
T91 |
38885 |
0 |
0 |
0 |
T92 |
98635 |
0 |
0 |
0 |
T93 |
70793 |
0 |
0 |
0 |
T94 |
206442 |
0 |
0 |
0 |
T95 |
15087 |
0 |
0 |
0 |
T399 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
152381475 |
0 |
0 |
T1 |
297124 |
296556 |
0 |
0 |
T2 |
49446 |
49040 |
0 |
0 |
T3 |
41912 |
41121 |
0 |
0 |
T4 |
46691 |
46134 |
0 |
0 |
T5 |
39353 |
38898 |
0 |
0 |
T6 |
101315 |
101027 |
0 |
0 |
T31 |
109813 |
109264 |
0 |
0 |
T32 |
17474 |
16828 |
0 |
0 |
T36 |
47997 |
47451 |
0 |
0 |
T47 |
78827 |
78477 |
0 |
0 |