Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T17,T18,T19 |
1 | 0 | Covered | T17,T18,T19 |
1 | 1 | Covered | T17,T18,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T17,T18,T19 |
1 | 0 | Covered | T17,T18,T19 |
1 | 1 | Covered | T17,T18,T19 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
14573 |
0 |
0 |
T17 |
45780 |
7 |
0 |
0 |
T18 |
44582 |
2 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T60 |
0 |
8 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
0 |
7 |
0 |
0 |
T63 |
0 |
7 |
0 |
0 |
T64 |
0 |
4 |
0 |
0 |
T65 |
0 |
4 |
0 |
0 |
T70 |
48914 |
0 |
0 |
0 |
T76 |
125512 |
0 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
T105 |
0 |
4 |
0 |
0 |
T106 |
0 |
4 |
0 |
0 |
T107 |
70156 |
0 |
0 |
0 |
T108 |
46288 |
0 |
0 |
0 |
T109 |
46132 |
0 |
0 |
0 |
T110 |
39614 |
0 |
0 |
0 |
T111 |
232959 |
0 |
0 |
0 |
T112 |
40144 |
0 |
0 |
0 |
T113 |
19657 |
0 |
0 |
0 |
T156 |
455932 |
6 |
0 |
0 |
T157 |
326008 |
6 |
0 |
0 |
T158 |
244320 |
1 |
0 |
0 |
T393 |
2680232 |
13 |
0 |
0 |
T394 |
2596404 |
0 |
0 |
0 |
T396 |
215072 |
3 |
0 |
0 |
T407 |
304540 |
1 |
0 |
0 |
T417 |
0 |
2 |
0 |
0 |
T418 |
233840 |
1 |
0 |
0 |
T419 |
3043476 |
1 |
0 |
0 |
T420 |
352332 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
14580 |
0 |
0 |
T17 |
89412 |
8 |
0 |
0 |
T18 |
1305 |
2 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T60 |
0 |
9 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
0 |
7 |
0 |
0 |
T63 |
0 |
7 |
0 |
0 |
T64 |
0 |
4 |
0 |
0 |
T65 |
0 |
4 |
0 |
0 |
T70 |
95875 |
0 |
0 |
0 |
T76 |
247136 |
0 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
T105 |
0 |
4 |
0 |
0 |
T106 |
0 |
4 |
0 |
0 |
T107 |
135755 |
0 |
0 |
0 |
T108 |
90608 |
0 |
0 |
0 |
T109 |
89978 |
0 |
0 |
0 |
T110 |
77740 |
0 |
0 |
0 |
T111 |
459486 |
0 |
0 |
0 |
T112 |
77774 |
0 |
0 |
0 |
T113 |
38219 |
0 |
0 |
0 |
T156 |
455932 |
6 |
0 |
0 |
T157 |
326008 |
6 |
0 |
0 |
T158 |
244320 |
1 |
0 |
0 |
T393 |
2680232 |
13 |
0 |
0 |
T394 |
2596404 |
0 |
0 |
0 |
T396 |
215072 |
3 |
0 |
0 |
T407 |
304540 |
1 |
0 |
0 |
T417 |
0 |
2 |
0 |
0 |
T418 |
233840 |
1 |
0 |
0 |
T419 |
3043476 |
1 |
0 |
0 |
T420 |
352332 |
0 |
0 |
0 |