Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T17,T62,T104 |
1 | 0 | Covered | T17,T62,T104 |
1 | 1 | Covered | T17,T62,T104 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T17,T62,T104 |
1 | 0 | Covered | T17,T62,T104 |
1 | 1 | Covered | T17,T62,T104 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
299 |
0 |
0 |
T17 |
716 |
2 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
0 |
5 |
0 |
0 |
T63 |
0 |
5 |
0 |
0 |
T64 |
0 |
5 |
0 |
0 |
T70 |
651 |
0 |
0 |
0 |
T76 |
1296 |
0 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
T107 |
1519 |
0 |
0 |
0 |
T108 |
656 |
0 |
0 |
0 |
T109 |
762 |
0 |
0 |
0 |
T110 |
496 |
0 |
0 |
0 |
T111 |
2144 |
0 |
0 |
0 |
T112 |
838 |
0 |
0 |
0 |
T113 |
365 |
0 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T396 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
300 |
0 |
0 |
T17 |
44348 |
2 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
0 |
5 |
0 |
0 |
T63 |
0 |
5 |
0 |
0 |
T64 |
0 |
5 |
0 |
0 |
T70 |
47612 |
0 |
0 |
0 |
T76 |
122920 |
0 |
0 |
0 |
T104 |
0 |
3 |
0 |
0 |
T107 |
67118 |
0 |
0 |
0 |
T108 |
44976 |
0 |
0 |
0 |
T109 |
44608 |
0 |
0 |
0 |
T110 |
38622 |
0 |
0 |
0 |
T111 |
228671 |
0 |
0 |
0 |
T112 |
38468 |
0 |
0 |
0 |
T113 |
18927 |
0 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T396 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T17,T62,T104 |
1 | 0 | Covered | T17,T62,T104 |
1 | 1 | Covered | T17,T62,T104 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T17,T62,T104 |
1 | 0 | Covered | T17,T62,T104 |
1 | 1 | Covered | T17,T62,T104 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
299 |
0 |
0 |
T17 |
44348 |
2 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
0 |
5 |
0 |
0 |
T63 |
0 |
5 |
0 |
0 |
T64 |
0 |
5 |
0 |
0 |
T70 |
47612 |
0 |
0 |
0 |
T76 |
122920 |
0 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
T107 |
67118 |
0 |
0 |
0 |
T108 |
44976 |
0 |
0 |
0 |
T109 |
44608 |
0 |
0 |
0 |
T110 |
38622 |
0 |
0 |
0 |
T111 |
228671 |
0 |
0 |
0 |
T112 |
38468 |
0 |
0 |
0 |
T113 |
18927 |
0 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T396 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
299 |
0 |
0 |
T17 |
716 |
2 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
0 |
5 |
0 |
0 |
T63 |
0 |
5 |
0 |
0 |
T64 |
0 |
5 |
0 |
0 |
T70 |
651 |
0 |
0 |
0 |
T76 |
1296 |
0 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
T107 |
1519 |
0 |
0 |
0 |
T108 |
656 |
0 |
0 |
0 |
T109 |
762 |
0 |
0 |
0 |
T110 |
496 |
0 |
0 |
0 |
T111 |
2144 |
0 |
0 |
0 |
T112 |
838 |
0 |
0 |
0 |
T113 |
365 |
0 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T396 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T156,T157,T396 |
1 | 1 | Covered | T157,T393,T420 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T157,T393,T420 |
1 | 1 | Covered | T156,T157,T396 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
313 |
0 |
0 |
T156 |
1897 |
2 |
0 |
0 |
T157 |
947 |
2 |
0 |
0 |
T158 |
1026 |
1 |
0 |
0 |
T393 |
5867 |
9 |
0 |
0 |
T394 |
5686 |
3 |
0 |
0 |
T396 |
695 |
1 |
0 |
0 |
T407 |
1113 |
1 |
0 |
0 |
T418 |
1299 |
1 |
0 |
0 |
T419 |
6652 |
1 |
0 |
0 |
T420 |
1014 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
313 |
0 |
0 |
T156 |
112086 |
2 |
0 |
0 |
T157 |
80555 |
2 |
0 |
0 |
T158 |
60054 |
1 |
0 |
0 |
T393 |
664191 |
9 |
0 |
0 |
T394 |
643415 |
3 |
0 |
0 |
T396 |
53073 |
1 |
0 |
0 |
T407 |
75022 |
1 |
0 |
0 |
T418 |
57161 |
1 |
0 |
0 |
T419 |
754217 |
1 |
0 |
0 |
T420 |
87069 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T156,T157,T396 |
1 | 1 | Covered | T157,T393,T420 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T157,T393,T420 |
1 | 1 | Covered | T156,T157,T396 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
313 |
0 |
0 |
T156 |
112086 |
2 |
0 |
0 |
T157 |
80555 |
2 |
0 |
0 |
T158 |
60054 |
1 |
0 |
0 |
T393 |
664191 |
9 |
0 |
0 |
T394 |
643415 |
3 |
0 |
0 |
T396 |
53073 |
1 |
0 |
0 |
T407 |
75022 |
1 |
0 |
0 |
T418 |
57161 |
1 |
0 |
0 |
T419 |
754217 |
1 |
0 |
0 |
T420 |
87069 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
313 |
0 |
0 |
T156 |
1897 |
2 |
0 |
0 |
T157 |
947 |
2 |
0 |
0 |
T158 |
1026 |
1 |
0 |
0 |
T393 |
5867 |
9 |
0 |
0 |
T394 |
5686 |
3 |
0 |
0 |
T396 |
695 |
1 |
0 |
0 |
T407 |
1113 |
1 |
0 |
0 |
T418 |
1299 |
1 |
0 |
0 |
T419 |
6652 |
1 |
0 |
0 |
T420 |
1014 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T156,T157,T396 |
1 | 1 | Covered | T157,T393,T420 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T157,T393,T420 |
1 | 1 | Covered | T156,T157,T396 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
295 |
0 |
0 |
T156 |
1897 |
2 |
0 |
0 |
T157 |
947 |
2 |
0 |
0 |
T158 |
1026 |
1 |
0 |
0 |
T393 |
5867 |
16 |
0 |
0 |
T394 |
5686 |
10 |
0 |
0 |
T396 |
695 |
1 |
0 |
0 |
T407 |
1113 |
1 |
0 |
0 |
T418 |
1299 |
1 |
0 |
0 |
T419 |
6652 |
1 |
0 |
0 |
T420 |
1014 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
295 |
0 |
0 |
T156 |
112086 |
2 |
0 |
0 |
T157 |
80555 |
2 |
0 |
0 |
T158 |
60054 |
1 |
0 |
0 |
T393 |
664191 |
16 |
0 |
0 |
T394 |
643415 |
10 |
0 |
0 |
T396 |
53073 |
1 |
0 |
0 |
T407 |
75022 |
1 |
0 |
0 |
T418 |
57161 |
1 |
0 |
0 |
T419 |
754217 |
1 |
0 |
0 |
T420 |
87069 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T156,T157,T396 |
1 | 1 | Covered | T157,T393,T420 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T157,T393,T420 |
1 | 1 | Covered | T156,T157,T396 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
295 |
0 |
0 |
T156 |
112086 |
2 |
0 |
0 |
T157 |
80555 |
2 |
0 |
0 |
T158 |
60054 |
1 |
0 |
0 |
T393 |
664191 |
16 |
0 |
0 |
T394 |
643415 |
10 |
0 |
0 |
T396 |
53073 |
1 |
0 |
0 |
T407 |
75022 |
1 |
0 |
0 |
T418 |
57161 |
1 |
0 |
0 |
T419 |
754217 |
1 |
0 |
0 |
T420 |
87069 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
295 |
0 |
0 |
T156 |
1897 |
2 |
0 |
0 |
T157 |
947 |
2 |
0 |
0 |
T158 |
1026 |
1 |
0 |
0 |
T393 |
5867 |
16 |
0 |
0 |
T394 |
5686 |
10 |
0 |
0 |
T396 |
695 |
1 |
0 |
0 |
T407 |
1113 |
1 |
0 |
0 |
T418 |
1299 |
1 |
0 |
0 |
T419 |
6652 |
1 |
0 |
0 |
T420 |
1014 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T156,T157,T396 |
1 | 1 | Covered | T157,T393,T420 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T157,T393,T420 |
1 | 1 | Covered | T156,T157,T396 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
331 |
0 |
0 |
T156 |
1897 |
2 |
0 |
0 |
T157 |
947 |
2 |
0 |
0 |
T158 |
1026 |
1 |
0 |
0 |
T393 |
5867 |
12 |
0 |
0 |
T394 |
5686 |
14 |
0 |
0 |
T396 |
695 |
1 |
0 |
0 |
T407 |
1113 |
1 |
0 |
0 |
T418 |
1299 |
1 |
0 |
0 |
T419 |
6652 |
1 |
0 |
0 |
T420 |
1014 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
331 |
0 |
0 |
T156 |
112086 |
2 |
0 |
0 |
T157 |
80555 |
2 |
0 |
0 |
T158 |
60054 |
1 |
0 |
0 |
T393 |
664191 |
12 |
0 |
0 |
T394 |
643415 |
14 |
0 |
0 |
T396 |
53073 |
1 |
0 |
0 |
T407 |
75022 |
1 |
0 |
0 |
T418 |
57161 |
1 |
0 |
0 |
T419 |
754217 |
1 |
0 |
0 |
T420 |
87069 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T156,T157,T396 |
1 | 1 | Covered | T157,T393,T420 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T157,T393,T420 |
1 | 1 | Covered | T156,T157,T396 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
331 |
0 |
0 |
T156 |
112086 |
2 |
0 |
0 |
T157 |
80555 |
2 |
0 |
0 |
T158 |
60054 |
1 |
0 |
0 |
T393 |
664191 |
12 |
0 |
0 |
T394 |
643415 |
14 |
0 |
0 |
T396 |
53073 |
1 |
0 |
0 |
T407 |
75022 |
1 |
0 |
0 |
T418 |
57161 |
1 |
0 |
0 |
T419 |
754217 |
1 |
0 |
0 |
T420 |
87069 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
331 |
0 |
0 |
T156 |
1897 |
2 |
0 |
0 |
T157 |
947 |
2 |
0 |
0 |
T158 |
1026 |
1 |
0 |
0 |
T393 |
5867 |
12 |
0 |
0 |
T394 |
5686 |
14 |
0 |
0 |
T396 |
695 |
1 |
0 |
0 |
T407 |
1113 |
1 |
0 |
0 |
T418 |
1299 |
1 |
0 |
0 |
T419 |
6652 |
1 |
0 |
0 |
T420 |
1014 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T156,T157,T396 |
1 | 1 | Covered | T157,T393,T420 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T157,T393,T420 |
1 | 1 | Covered | T156,T157,T396 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
272 |
0 |
0 |
T156 |
1897 |
2 |
0 |
0 |
T157 |
947 |
2 |
0 |
0 |
T158 |
1026 |
1 |
0 |
0 |
T393 |
5867 |
8 |
0 |
0 |
T394 |
5686 |
5 |
0 |
0 |
T396 |
695 |
1 |
0 |
0 |
T407 |
1113 |
1 |
0 |
0 |
T418 |
1299 |
1 |
0 |
0 |
T419 |
6652 |
1 |
0 |
0 |
T420 |
1014 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
272 |
0 |
0 |
T156 |
112086 |
2 |
0 |
0 |
T157 |
80555 |
2 |
0 |
0 |
T158 |
60054 |
1 |
0 |
0 |
T393 |
664191 |
8 |
0 |
0 |
T394 |
643415 |
5 |
0 |
0 |
T396 |
53073 |
1 |
0 |
0 |
T407 |
75022 |
1 |
0 |
0 |
T418 |
57161 |
1 |
0 |
0 |
T419 |
754217 |
1 |
0 |
0 |
T420 |
87069 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T156,T157,T396 |
1 | 1 | Covered | T157,T393,T420 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T157,T393,T420 |
1 | 1 | Covered | T156,T157,T396 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
272 |
0 |
0 |
T156 |
112086 |
2 |
0 |
0 |
T157 |
80555 |
2 |
0 |
0 |
T158 |
60054 |
1 |
0 |
0 |
T393 |
664191 |
8 |
0 |
0 |
T394 |
643415 |
5 |
0 |
0 |
T396 |
53073 |
1 |
0 |
0 |
T407 |
75022 |
1 |
0 |
0 |
T418 |
57161 |
1 |
0 |
0 |
T419 |
754217 |
1 |
0 |
0 |
T420 |
87069 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
272 |
0 |
0 |
T156 |
1897 |
2 |
0 |
0 |
T157 |
947 |
2 |
0 |
0 |
T158 |
1026 |
1 |
0 |
0 |
T393 |
5867 |
8 |
0 |
0 |
T394 |
5686 |
5 |
0 |
0 |
T396 |
695 |
1 |
0 |
0 |
T407 |
1113 |
1 |
0 |
0 |
T418 |
1299 |
1 |
0 |
0 |
T419 |
6652 |
1 |
0 |
0 |
T420 |
1014 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T19,T65 |
1 | 0 | Covered | T18,T19,T65 |
1 | 1 | Covered | T18,T19,T65 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T19,T65 |
1 | 0 | Covered | T18,T19,T65 |
1 | 1 | Covered | T18,T19,T65 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
307 |
0 |
0 |
T13 |
1215 |
0 |
0 |
0 |
T18 |
1305 |
2 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T26 |
474 |
0 |
0 |
0 |
T65 |
0 |
4 |
0 |
0 |
T105 |
0 |
4 |
0 |
0 |
T106 |
0 |
4 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T183 |
4781 |
0 |
0 |
0 |
T210 |
15682 |
0 |
0 |
0 |
T249 |
568 |
0 |
0 |
0 |
T350 |
557 |
0 |
0 |
0 |
T390 |
2985 |
0 |
0 |
0 |
T417 |
0 |
2 |
0 |
0 |
T423 |
0 |
2 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
T425 |
0 |
2 |
0 |
0 |
T426 |
1563 |
0 |
0 |
0 |
T427 |
443 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
307 |
0 |
0 |
T13 |
122040 |
0 |
0 |
0 |
T18 |
44582 |
2 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T26 |
24349 |
0 |
0 |
0 |
T65 |
0 |
4 |
0 |
0 |
T105 |
0 |
4 |
0 |
0 |
T106 |
0 |
4 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T183 |
258189 |
0 |
0 |
0 |
T210 |
181834 |
0 |
0 |
0 |
T249 |
35767 |
0 |
0 |
0 |
T350 |
39418 |
0 |
0 |
0 |
T390 |
324900 |
0 |
0 |
0 |
T417 |
0 |
2 |
0 |
0 |
T423 |
0 |
2 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
T425 |
0 |
2 |
0 |
0 |
T426 |
155625 |
0 |
0 |
0 |
T427 |
16931 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T19,T65 |
1 | 0 | Covered | T18,T19,T65 |
1 | 1 | Covered | T18,T19,T65 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T19,T65 |
1 | 0 | Covered | T18,T19,T65 |
1 | 1 | Covered | T18,T19,T65 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
307 |
0 |
0 |
T13 |
122040 |
0 |
0 |
0 |
T18 |
44582 |
2 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T26 |
24349 |
0 |
0 |
0 |
T65 |
0 |
4 |
0 |
0 |
T105 |
0 |
4 |
0 |
0 |
T106 |
0 |
4 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T183 |
258189 |
0 |
0 |
0 |
T210 |
181834 |
0 |
0 |
0 |
T249 |
35767 |
0 |
0 |
0 |
T350 |
39418 |
0 |
0 |
0 |
T390 |
324900 |
0 |
0 |
0 |
T417 |
0 |
2 |
0 |
0 |
T423 |
0 |
2 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
T425 |
0 |
2 |
0 |
0 |
T426 |
155625 |
0 |
0 |
0 |
T427 |
16931 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
307 |
0 |
0 |
T13 |
1215 |
0 |
0 |
0 |
T18 |
1305 |
2 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T26 |
474 |
0 |
0 |
0 |
T65 |
0 |
4 |
0 |
0 |
T105 |
0 |
4 |
0 |
0 |
T106 |
0 |
4 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T183 |
4781 |
0 |
0 |
0 |
T210 |
15682 |
0 |
0 |
0 |
T249 |
568 |
0 |
0 |
0 |
T350 |
557 |
0 |
0 |
0 |
T390 |
2985 |
0 |
0 |
0 |
T417 |
0 |
2 |
0 |
0 |
T423 |
0 |
2 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
T425 |
0 |
2 |
0 |
0 |
T426 |
1563 |
0 |
0 |
0 |
T427 |
443 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T116,T156,T157 |
1 | 0 | Covered | T116,T156,T157 |
1 | 1 | Covered | T116,T157,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T116,T156,T157 |
1 | 0 | Covered | T116,T157,T393 |
1 | 1 | Covered | T116,T156,T157 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
303 |
0 |
0 |
T116 |
846 |
2 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T326 |
544 |
0 |
0 |
0 |
T336 |
997 |
0 |
0 |
0 |
T339 |
2340 |
0 |
0 |
0 |
T393 |
0 |
4 |
0 |
0 |
T396 |
0 |
1 |
0 |
0 |
T407 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
1 |
0 |
0 |
T420 |
0 |
2 |
0 |
0 |
T428 |
3942 |
0 |
0 |
0 |
T429 |
659 |
0 |
0 |
0 |
T430 |
532 |
0 |
0 |
0 |
T431 |
545 |
0 |
0 |
0 |
T432 |
767 |
0 |
0 |
0 |
T433 |
939 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
304 |
0 |
0 |
T116 |
39558 |
3 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T326 |
37799 |
0 |
0 |
0 |
T336 |
99239 |
0 |
0 |
0 |
T339 |
173998 |
0 |
0 |
0 |
T393 |
0 |
4 |
0 |
0 |
T396 |
0 |
1 |
0 |
0 |
T407 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
1 |
0 |
0 |
T420 |
0 |
2 |
0 |
0 |
T428 |
415094 |
0 |
0 |
0 |
T429 |
56243 |
0 |
0 |
0 |
T430 |
41274 |
0 |
0 |
0 |
T431 |
34446 |
0 |
0 |
0 |
T432 |
58935 |
0 |
0 |
0 |
T433 |
84417 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T116,T156,T157 |
1 | 0 | Covered | T116,T156,T157 |
1 | 1 | Covered | T116,T157,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T116,T156,T157 |
1 | 0 | Covered | T116,T157,T393 |
1 | 1 | Covered | T116,T156,T157 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
303 |
0 |
0 |
T116 |
39558 |
2 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T326 |
37799 |
0 |
0 |
0 |
T336 |
99239 |
0 |
0 |
0 |
T339 |
173998 |
0 |
0 |
0 |
T393 |
0 |
4 |
0 |
0 |
T396 |
0 |
1 |
0 |
0 |
T407 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
1 |
0 |
0 |
T420 |
0 |
2 |
0 |
0 |
T428 |
415094 |
0 |
0 |
0 |
T429 |
56243 |
0 |
0 |
0 |
T430 |
41274 |
0 |
0 |
0 |
T431 |
34446 |
0 |
0 |
0 |
T432 |
58935 |
0 |
0 |
0 |
T433 |
84417 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
303 |
0 |
0 |
T116 |
846 |
2 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T326 |
544 |
0 |
0 |
0 |
T336 |
997 |
0 |
0 |
0 |
T339 |
2340 |
0 |
0 |
0 |
T393 |
0 |
4 |
0 |
0 |
T396 |
0 |
1 |
0 |
0 |
T407 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
1 |
0 |
0 |
T420 |
0 |
2 |
0 |
0 |
T428 |
3942 |
0 |
0 |
0 |
T429 |
659 |
0 |
0 |
0 |
T430 |
532 |
0 |
0 |
0 |
T431 |
545 |
0 |
0 |
0 |
T432 |
767 |
0 |
0 |
0 |
T433 |
939 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T103,T156,T157 |
1 | 0 | Covered | T103,T156,T157 |
1 | 1 | Covered | T103,T157,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T103,T156,T157 |
1 | 0 | Covered | T103,T157,T393 |
1 | 1 | Covered | T103,T156,T157 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
263 |
0 |
0 |
T43 |
556 |
0 |
0 |
0 |
T77 |
563 |
0 |
0 |
0 |
T103 |
501 |
2 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T166 |
571 |
0 |
0 |
0 |
T393 |
0 |
5 |
0 |
0 |
T396 |
0 |
1 |
0 |
0 |
T407 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
1 |
0 |
0 |
T420 |
0 |
2 |
0 |
0 |
T434 |
526 |
0 |
0 |
0 |
T435 |
459 |
0 |
0 |
0 |
T436 |
1481 |
0 |
0 |
0 |
T437 |
1002 |
0 |
0 |
0 |
T438 |
933 |
0 |
0 |
0 |
T439 |
2880 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
264 |
0 |
0 |
T43 |
38415 |
0 |
0 |
0 |
T77 |
37518 |
0 |
0 |
0 |
T103 |
26982 |
3 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T166 |
39418 |
0 |
0 |
0 |
T393 |
0 |
5 |
0 |
0 |
T396 |
0 |
1 |
0 |
0 |
T407 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
1 |
0 |
0 |
T420 |
0 |
2 |
0 |
0 |
T434 |
47330 |
0 |
0 |
0 |
T435 |
20043 |
0 |
0 |
0 |
T436 |
94226 |
0 |
0 |
0 |
T437 |
39643 |
0 |
0 |
0 |
T438 |
38412 |
0 |
0 |
0 |
T439 |
308332 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T103,T156,T157 |
1 | 0 | Covered | T103,T156,T157 |
1 | 1 | Covered | T103,T157,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T103,T156,T157 |
1 | 0 | Covered | T103,T157,T393 |
1 | 1 | Covered | T103,T156,T157 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
263 |
0 |
0 |
T43 |
38415 |
0 |
0 |
0 |
T77 |
37518 |
0 |
0 |
0 |
T103 |
26982 |
2 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T166 |
39418 |
0 |
0 |
0 |
T393 |
0 |
5 |
0 |
0 |
T396 |
0 |
1 |
0 |
0 |
T407 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
1 |
0 |
0 |
T420 |
0 |
2 |
0 |
0 |
T434 |
47330 |
0 |
0 |
0 |
T435 |
20043 |
0 |
0 |
0 |
T436 |
94226 |
0 |
0 |
0 |
T437 |
39643 |
0 |
0 |
0 |
T438 |
38412 |
0 |
0 |
0 |
T439 |
308332 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
263 |
0 |
0 |
T43 |
556 |
0 |
0 |
0 |
T77 |
563 |
0 |
0 |
0 |
T103 |
501 |
2 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T166 |
571 |
0 |
0 |
0 |
T393 |
0 |
5 |
0 |
0 |
T396 |
0 |
1 |
0 |
0 |
T407 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
1 |
0 |
0 |
T420 |
0 |
2 |
0 |
0 |
T434 |
526 |
0 |
0 |
0 |
T435 |
459 |
0 |
0 |
0 |
T436 |
1481 |
0 |
0 |
0 |
T437 |
1002 |
0 |
0 |
0 |
T438 |
933 |
0 |
0 |
0 |
T439 |
2880 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T17,T62,T104 |
1 | 0 | Covered | T17,T62,T104 |
1 | 1 | Covered | T62,T63,T64 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T17,T62,T104 |
1 | 0 | Covered | T62,T63,T64 |
1 | 1 | Covered | T17,T62,T104 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
283 |
0 |
0 |
T17 |
716 |
1 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T62 |
0 |
2 |
0 |
0 |
T63 |
0 |
2 |
0 |
0 |
T64 |
0 |
2 |
0 |
0 |
T70 |
651 |
0 |
0 |
0 |
T76 |
1296 |
0 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T107 |
1519 |
0 |
0 |
0 |
T108 |
656 |
0 |
0 |
0 |
T109 |
762 |
0 |
0 |
0 |
T110 |
496 |
0 |
0 |
0 |
T111 |
2144 |
0 |
0 |
0 |
T112 |
838 |
0 |
0 |
0 |
T113 |
365 |
0 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T396 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
283 |
0 |
0 |
T17 |
44348 |
1 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T62 |
0 |
2 |
0 |
0 |
T63 |
0 |
2 |
0 |
0 |
T64 |
0 |
2 |
0 |
0 |
T70 |
47612 |
0 |
0 |
0 |
T76 |
122920 |
0 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T107 |
67118 |
0 |
0 |
0 |
T108 |
44976 |
0 |
0 |
0 |
T109 |
44608 |
0 |
0 |
0 |
T110 |
38622 |
0 |
0 |
0 |
T111 |
228671 |
0 |
0 |
0 |
T112 |
38468 |
0 |
0 |
0 |
T113 |
18927 |
0 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T396 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T17,T62,T104 |
1 | 0 | Covered | T17,T62,T104 |
1 | 1 | Covered | T62,T63,T64 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T17,T62,T104 |
1 | 0 | Covered | T62,T63,T64 |
1 | 1 | Covered | T17,T62,T104 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
283 |
0 |
0 |
T17 |
44348 |
1 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T62 |
0 |
2 |
0 |
0 |
T63 |
0 |
2 |
0 |
0 |
T64 |
0 |
2 |
0 |
0 |
T70 |
47612 |
0 |
0 |
0 |
T76 |
122920 |
0 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T107 |
67118 |
0 |
0 |
0 |
T108 |
44976 |
0 |
0 |
0 |
T109 |
44608 |
0 |
0 |
0 |
T110 |
38622 |
0 |
0 |
0 |
T111 |
228671 |
0 |
0 |
0 |
T112 |
38468 |
0 |
0 |
0 |
T113 |
18927 |
0 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T396 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
283 |
0 |
0 |
T17 |
716 |
1 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T62 |
0 |
2 |
0 |
0 |
T63 |
0 |
2 |
0 |
0 |
T64 |
0 |
2 |
0 |
0 |
T70 |
651 |
0 |
0 |
0 |
T76 |
1296 |
0 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T107 |
1519 |
0 |
0 |
0 |
T108 |
656 |
0 |
0 |
0 |
T109 |
762 |
0 |
0 |
0 |
T110 |
496 |
0 |
0 |
0 |
T111 |
2144 |
0 |
0 |
0 |
T112 |
838 |
0 |
0 |
0 |
T113 |
365 |
0 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T396 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T156,T157,T396 |
1 | 1 | Covered | T157,T393,T420 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T157,T393,T420 |
1 | 1 | Covered | T156,T157,T396 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
290 |
0 |
0 |
T156 |
1897 |
2 |
0 |
0 |
T157 |
947 |
2 |
0 |
0 |
T158 |
1026 |
1 |
0 |
0 |
T393 |
5867 |
13 |
0 |
0 |
T394 |
5686 |
8 |
0 |
0 |
T396 |
695 |
1 |
0 |
0 |
T407 |
1113 |
1 |
0 |
0 |
T418 |
1299 |
1 |
0 |
0 |
T419 |
6652 |
1 |
0 |
0 |
T420 |
1014 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
290 |
0 |
0 |
T156 |
112086 |
2 |
0 |
0 |
T157 |
80555 |
2 |
0 |
0 |
T158 |
60054 |
1 |
0 |
0 |
T393 |
664191 |
13 |
0 |
0 |
T394 |
643415 |
8 |
0 |
0 |
T396 |
53073 |
1 |
0 |
0 |
T407 |
75022 |
1 |
0 |
0 |
T418 |
57161 |
1 |
0 |
0 |
T419 |
754217 |
1 |
0 |
0 |
T420 |
87069 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T156,T157,T396 |
1 | 1 | Covered | T157,T393,T420 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T157,T393,T420 |
1 | 1 | Covered | T156,T157,T396 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
290 |
0 |
0 |
T156 |
112086 |
2 |
0 |
0 |
T157 |
80555 |
2 |
0 |
0 |
T158 |
60054 |
1 |
0 |
0 |
T393 |
664191 |
13 |
0 |
0 |
T394 |
643415 |
8 |
0 |
0 |
T396 |
53073 |
1 |
0 |
0 |
T407 |
75022 |
1 |
0 |
0 |
T418 |
57161 |
1 |
0 |
0 |
T419 |
754217 |
1 |
0 |
0 |
T420 |
87069 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
290 |
0 |
0 |
T156 |
1897 |
2 |
0 |
0 |
T157 |
947 |
2 |
0 |
0 |
T158 |
1026 |
1 |
0 |
0 |
T393 |
5867 |
13 |
0 |
0 |
T394 |
5686 |
8 |
0 |
0 |
T396 |
695 |
1 |
0 |
0 |
T407 |
1113 |
1 |
0 |
0 |
T418 |
1299 |
1 |
0 |
0 |
T419 |
6652 |
1 |
0 |
0 |
T420 |
1014 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T156,T157,T396 |
1 | 1 | Covered | T157,T393,T420 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T157,T393,T420 |
1 | 1 | Covered | T156,T157,T396 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
290 |
0 |
0 |
T156 |
1897 |
2 |
0 |
0 |
T157 |
947 |
2 |
0 |
0 |
T158 |
1026 |
1 |
0 |
0 |
T393 |
5867 |
14 |
0 |
0 |
T394 |
5686 |
5 |
0 |
0 |
T396 |
695 |
1 |
0 |
0 |
T407 |
1113 |
1 |
0 |
0 |
T418 |
1299 |
1 |
0 |
0 |
T419 |
6652 |
1 |
0 |
0 |
T420 |
1014 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
290 |
0 |
0 |
T156 |
112086 |
2 |
0 |
0 |
T157 |
80555 |
2 |
0 |
0 |
T158 |
60054 |
1 |
0 |
0 |
T393 |
664191 |
14 |
0 |
0 |
T394 |
643415 |
5 |
0 |
0 |
T396 |
53073 |
1 |
0 |
0 |
T407 |
75022 |
1 |
0 |
0 |
T418 |
57161 |
1 |
0 |
0 |
T419 |
754217 |
1 |
0 |
0 |
T420 |
87069 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T156,T157,T396 |
1 | 1 | Covered | T157,T393,T420 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T157,T393,T420 |
1 | 1 | Covered | T156,T157,T396 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
290 |
0 |
0 |
T156 |
112086 |
2 |
0 |
0 |
T157 |
80555 |
2 |
0 |
0 |
T158 |
60054 |
1 |
0 |
0 |
T393 |
664191 |
14 |
0 |
0 |
T394 |
643415 |
5 |
0 |
0 |
T396 |
53073 |
1 |
0 |
0 |
T407 |
75022 |
1 |
0 |
0 |
T418 |
57161 |
1 |
0 |
0 |
T419 |
754217 |
1 |
0 |
0 |
T420 |
87069 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
290 |
0 |
0 |
T156 |
1897 |
2 |
0 |
0 |
T157 |
947 |
2 |
0 |
0 |
T158 |
1026 |
1 |
0 |
0 |
T393 |
5867 |
14 |
0 |
0 |
T394 |
5686 |
5 |
0 |
0 |
T396 |
695 |
1 |
0 |
0 |
T407 |
1113 |
1 |
0 |
0 |
T418 |
1299 |
1 |
0 |
0 |
T419 |
6652 |
1 |
0 |
0 |
T420 |
1014 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T156,T157,T396 |
1 | 1 | Covered | T157,T393,T420 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T157,T393,T420 |
1 | 1 | Covered | T156,T157,T396 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
289 |
0 |
0 |
T156 |
1897 |
2 |
0 |
0 |
T157 |
947 |
2 |
0 |
0 |
T158 |
1026 |
1 |
0 |
0 |
T393 |
5867 |
7 |
0 |
0 |
T394 |
5686 |
7 |
0 |
0 |
T396 |
695 |
1 |
0 |
0 |
T407 |
1113 |
1 |
0 |
0 |
T418 |
1299 |
1 |
0 |
0 |
T419 |
6652 |
1 |
0 |
0 |
T420 |
1014 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
289 |
0 |
0 |
T156 |
112086 |
2 |
0 |
0 |
T157 |
80555 |
2 |
0 |
0 |
T158 |
60054 |
1 |
0 |
0 |
T393 |
664191 |
7 |
0 |
0 |
T394 |
643415 |
7 |
0 |
0 |
T396 |
53073 |
1 |
0 |
0 |
T407 |
75022 |
1 |
0 |
0 |
T418 |
57161 |
1 |
0 |
0 |
T419 |
754217 |
1 |
0 |
0 |
T420 |
87069 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T156,T157,T396 |
1 | 1 | Covered | T157,T393,T420 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T157,T393,T420 |
1 | 1 | Covered | T156,T157,T396 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
289 |
0 |
0 |
T156 |
112086 |
2 |
0 |
0 |
T157 |
80555 |
2 |
0 |
0 |
T158 |
60054 |
1 |
0 |
0 |
T393 |
664191 |
7 |
0 |
0 |
T394 |
643415 |
7 |
0 |
0 |
T396 |
53073 |
1 |
0 |
0 |
T407 |
75022 |
1 |
0 |
0 |
T418 |
57161 |
1 |
0 |
0 |
T419 |
754217 |
1 |
0 |
0 |
T420 |
87069 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
289 |
0 |
0 |
T156 |
1897 |
2 |
0 |
0 |
T157 |
947 |
2 |
0 |
0 |
T158 |
1026 |
1 |
0 |
0 |
T393 |
5867 |
7 |
0 |
0 |
T394 |
5686 |
7 |
0 |
0 |
T396 |
695 |
1 |
0 |
0 |
T407 |
1113 |
1 |
0 |
0 |
T418 |
1299 |
1 |
0 |
0 |
T419 |
6652 |
1 |
0 |
0 |
T420 |
1014 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T156,T157,T396 |
1 | 1 | Covered | T157,T393,T420 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T157,T393,T420 |
1 | 1 | Covered | T156,T157,T396 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
296 |
0 |
0 |
T156 |
1897 |
2 |
0 |
0 |
T157 |
947 |
2 |
0 |
0 |
T158 |
1026 |
1 |
0 |
0 |
T393 |
5867 |
9 |
0 |
0 |
T394 |
5686 |
15 |
0 |
0 |
T396 |
695 |
1 |
0 |
0 |
T407 |
1113 |
1 |
0 |
0 |
T418 |
1299 |
1 |
0 |
0 |
T419 |
6652 |
1 |
0 |
0 |
T420 |
1014 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
296 |
0 |
0 |
T156 |
112086 |
2 |
0 |
0 |
T157 |
80555 |
2 |
0 |
0 |
T158 |
60054 |
1 |
0 |
0 |
T393 |
664191 |
9 |
0 |
0 |
T394 |
643415 |
15 |
0 |
0 |
T396 |
53073 |
1 |
0 |
0 |
T407 |
75022 |
1 |
0 |
0 |
T418 |
57161 |
1 |
0 |
0 |
T419 |
754217 |
1 |
0 |
0 |
T420 |
87069 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T156,T157,T396 |
1 | 1 | Covered | T157,T393,T420 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T157,T393,T420 |
1 | 1 | Covered | T156,T157,T396 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
296 |
0 |
0 |
T156 |
112086 |
2 |
0 |
0 |
T157 |
80555 |
2 |
0 |
0 |
T158 |
60054 |
1 |
0 |
0 |
T393 |
664191 |
9 |
0 |
0 |
T394 |
643415 |
15 |
0 |
0 |
T396 |
53073 |
1 |
0 |
0 |
T407 |
75022 |
1 |
0 |
0 |
T418 |
57161 |
1 |
0 |
0 |
T419 |
754217 |
1 |
0 |
0 |
T420 |
87069 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
296 |
0 |
0 |
T156 |
1897 |
2 |
0 |
0 |
T157 |
947 |
2 |
0 |
0 |
T158 |
1026 |
1 |
0 |
0 |
T393 |
5867 |
9 |
0 |
0 |
T394 |
5686 |
15 |
0 |
0 |
T396 |
695 |
1 |
0 |
0 |
T407 |
1113 |
1 |
0 |
0 |
T418 |
1299 |
1 |
0 |
0 |
T419 |
6652 |
1 |
0 |
0 |
T420 |
1014 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T19,T65 |
1 | 0 | Covered | T18,T19,T65 |
1 | 1 | Covered | T65,T105,T106 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T19,T65 |
1 | 0 | Covered | T65,T105,T106 |
1 | 1 | Covered | T18,T19,T65 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
326 |
0 |
0 |
T13 |
1215 |
0 |
0 |
0 |
T18 |
1305 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T26 |
474 |
0 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T105 |
0 |
2 |
0 |
0 |
T106 |
0 |
2 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T183 |
4781 |
0 |
0 |
0 |
T210 |
15682 |
0 |
0 |
0 |
T249 |
568 |
0 |
0 |
0 |
T350 |
557 |
0 |
0 |
0 |
T390 |
2985 |
0 |
0 |
0 |
T417 |
0 |
1 |
0 |
0 |
T423 |
0 |
1 |
0 |
0 |
T424 |
0 |
1 |
0 |
0 |
T425 |
0 |
1 |
0 |
0 |
T426 |
1563 |
0 |
0 |
0 |
T427 |
443 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
326 |
0 |
0 |
T13 |
122040 |
0 |
0 |
0 |
T18 |
44582 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T26 |
24349 |
0 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T105 |
0 |
2 |
0 |
0 |
T106 |
0 |
2 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T183 |
258189 |
0 |
0 |
0 |
T210 |
181834 |
0 |
0 |
0 |
T249 |
35767 |
0 |
0 |
0 |
T350 |
39418 |
0 |
0 |
0 |
T390 |
324900 |
0 |
0 |
0 |
T417 |
0 |
1 |
0 |
0 |
T423 |
0 |
1 |
0 |
0 |
T424 |
0 |
1 |
0 |
0 |
T425 |
0 |
1 |
0 |
0 |
T426 |
155625 |
0 |
0 |
0 |
T427 |
16931 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T19,T65 |
1 | 0 | Covered | T18,T19,T65 |
1 | 1 | Covered | T65,T105,T106 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T19,T65 |
1 | 0 | Covered | T65,T105,T106 |
1 | 1 | Covered | T18,T19,T65 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
326 |
0 |
0 |
T13 |
122040 |
0 |
0 |
0 |
T18 |
44582 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T26 |
24349 |
0 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T105 |
0 |
2 |
0 |
0 |
T106 |
0 |
2 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T183 |
258189 |
0 |
0 |
0 |
T210 |
181834 |
0 |
0 |
0 |
T249 |
35767 |
0 |
0 |
0 |
T350 |
39418 |
0 |
0 |
0 |
T390 |
324900 |
0 |
0 |
0 |
T417 |
0 |
1 |
0 |
0 |
T423 |
0 |
1 |
0 |
0 |
T424 |
0 |
1 |
0 |
0 |
T425 |
0 |
1 |
0 |
0 |
T426 |
155625 |
0 |
0 |
0 |
T427 |
16931 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
326 |
0 |
0 |
T13 |
1215 |
0 |
0 |
0 |
T18 |
1305 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T26 |
474 |
0 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T105 |
0 |
2 |
0 |
0 |
T106 |
0 |
2 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T183 |
4781 |
0 |
0 |
0 |
T210 |
15682 |
0 |
0 |
0 |
T249 |
568 |
0 |
0 |
0 |
T350 |
557 |
0 |
0 |
0 |
T390 |
2985 |
0 |
0 |
0 |
T417 |
0 |
1 |
0 |
0 |
T423 |
0 |
1 |
0 |
0 |
T424 |
0 |
1 |
0 |
0 |
T425 |
0 |
1 |
0 |
0 |
T426 |
1563 |
0 |
0 |
0 |
T427 |
443 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T116,T156,T157 |
1 | 0 | Covered | T116,T156,T157 |
1 | 1 | Covered | T157,T393,T420 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T116,T156,T157 |
1 | 0 | Covered | T157,T393,T420 |
1 | 1 | Covered | T116,T156,T157 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
325 |
0 |
0 |
T116 |
846 |
1 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T326 |
544 |
0 |
0 |
0 |
T336 |
997 |
0 |
0 |
0 |
T339 |
2340 |
0 |
0 |
0 |
T393 |
0 |
10 |
0 |
0 |
T396 |
0 |
1 |
0 |
0 |
T407 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
1 |
0 |
0 |
T420 |
0 |
2 |
0 |
0 |
T428 |
3942 |
0 |
0 |
0 |
T429 |
659 |
0 |
0 |
0 |
T430 |
532 |
0 |
0 |
0 |
T431 |
545 |
0 |
0 |
0 |
T432 |
767 |
0 |
0 |
0 |
T433 |
939 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
325 |
0 |
0 |
T116 |
39558 |
1 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T326 |
37799 |
0 |
0 |
0 |
T336 |
99239 |
0 |
0 |
0 |
T339 |
173998 |
0 |
0 |
0 |
T393 |
0 |
10 |
0 |
0 |
T396 |
0 |
1 |
0 |
0 |
T407 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
1 |
0 |
0 |
T420 |
0 |
2 |
0 |
0 |
T428 |
415094 |
0 |
0 |
0 |
T429 |
56243 |
0 |
0 |
0 |
T430 |
41274 |
0 |
0 |
0 |
T431 |
34446 |
0 |
0 |
0 |
T432 |
58935 |
0 |
0 |
0 |
T433 |
84417 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T116,T156,T157 |
1 | 0 | Covered | T116,T156,T157 |
1 | 1 | Covered | T157,T393,T420 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T116,T156,T157 |
1 | 0 | Covered | T157,T393,T420 |
1 | 1 | Covered | T116,T156,T157 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
325 |
0 |
0 |
T116 |
39558 |
1 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T326 |
37799 |
0 |
0 |
0 |
T336 |
99239 |
0 |
0 |
0 |
T339 |
173998 |
0 |
0 |
0 |
T393 |
0 |
10 |
0 |
0 |
T396 |
0 |
1 |
0 |
0 |
T407 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
1 |
0 |
0 |
T420 |
0 |
2 |
0 |
0 |
T428 |
415094 |
0 |
0 |
0 |
T429 |
56243 |
0 |
0 |
0 |
T430 |
41274 |
0 |
0 |
0 |
T431 |
34446 |
0 |
0 |
0 |
T432 |
58935 |
0 |
0 |
0 |
T433 |
84417 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
325 |
0 |
0 |
T116 |
846 |
1 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T326 |
544 |
0 |
0 |
0 |
T336 |
997 |
0 |
0 |
0 |
T339 |
2340 |
0 |
0 |
0 |
T393 |
0 |
10 |
0 |
0 |
T396 |
0 |
1 |
0 |
0 |
T407 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
1 |
0 |
0 |
T420 |
0 |
2 |
0 |
0 |
T428 |
3942 |
0 |
0 |
0 |
T429 |
659 |
0 |
0 |
0 |
T430 |
532 |
0 |
0 |
0 |
T431 |
545 |
0 |
0 |
0 |
T432 |
767 |
0 |
0 |
0 |
T433 |
939 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T103,T156,T157 |
1 | 0 | Covered | T103,T156,T157 |
1 | 1 | Covered | T157,T393,T420 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T103,T156,T157 |
1 | 0 | Covered | T157,T393,T420 |
1 | 1 | Covered | T103,T156,T157 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
312 |
0 |
0 |
T43 |
556 |
0 |
0 |
0 |
T77 |
563 |
0 |
0 |
0 |
T103 |
501 |
1 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T166 |
571 |
0 |
0 |
0 |
T393 |
0 |
6 |
0 |
0 |
T396 |
0 |
1 |
0 |
0 |
T407 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
1 |
0 |
0 |
T420 |
0 |
2 |
0 |
0 |
T434 |
526 |
0 |
0 |
0 |
T435 |
459 |
0 |
0 |
0 |
T436 |
1481 |
0 |
0 |
0 |
T437 |
1002 |
0 |
0 |
0 |
T438 |
933 |
0 |
0 |
0 |
T439 |
2880 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
312 |
0 |
0 |
T43 |
38415 |
0 |
0 |
0 |
T77 |
37518 |
0 |
0 |
0 |
T103 |
26982 |
1 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T166 |
39418 |
0 |
0 |
0 |
T393 |
0 |
6 |
0 |
0 |
T396 |
0 |
1 |
0 |
0 |
T407 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
1 |
0 |
0 |
T420 |
0 |
2 |
0 |
0 |
T434 |
47330 |
0 |
0 |
0 |
T435 |
20043 |
0 |
0 |
0 |
T436 |
94226 |
0 |
0 |
0 |
T437 |
39643 |
0 |
0 |
0 |
T438 |
38412 |
0 |
0 |
0 |
T439 |
308332 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T103,T156,T157 |
1 | 0 | Covered | T103,T156,T157 |
1 | 1 | Covered | T157,T393,T420 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T103,T156,T157 |
1 | 0 | Covered | T157,T393,T420 |
1 | 1 | Covered | T103,T156,T157 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
312 |
0 |
0 |
T43 |
38415 |
0 |
0 |
0 |
T77 |
37518 |
0 |
0 |
0 |
T103 |
26982 |
1 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T166 |
39418 |
0 |
0 |
0 |
T393 |
0 |
6 |
0 |
0 |
T396 |
0 |
1 |
0 |
0 |
T407 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
1 |
0 |
0 |
T420 |
0 |
2 |
0 |
0 |
T434 |
47330 |
0 |
0 |
0 |
T435 |
20043 |
0 |
0 |
0 |
T436 |
94226 |
0 |
0 |
0 |
T437 |
39643 |
0 |
0 |
0 |
T438 |
38412 |
0 |
0 |
0 |
T439 |
308332 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
312 |
0 |
0 |
T43 |
556 |
0 |
0 |
0 |
T77 |
563 |
0 |
0 |
0 |
T103 |
501 |
1 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T166 |
571 |
0 |
0 |
0 |
T393 |
0 |
6 |
0 |
0 |
T396 |
0 |
1 |
0 |
0 |
T407 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
1 |
0 |
0 |
T420 |
0 |
2 |
0 |
0 |
T434 |
526 |
0 |
0 |
0 |
T435 |
459 |
0 |
0 |
0 |
T436 |
1481 |
0 |
0 |
0 |
T437 |
1002 |
0 |
0 |
0 |
T438 |
933 |
0 |
0 |
0 |
T439 |
2880 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T156,T157,T396 |
1 | 1 | Covered | T157,T393,T420 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T157,T393,T420 |
1 | 1 | Covered | T156,T157,T396 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
293 |
0 |
0 |
T156 |
1897 |
2 |
0 |
0 |
T157 |
947 |
2 |
0 |
0 |
T158 |
1026 |
1 |
0 |
0 |
T393 |
5867 |
6 |
0 |
0 |
T394 |
5686 |
8 |
0 |
0 |
T396 |
695 |
1 |
0 |
0 |
T407 |
1113 |
1 |
0 |
0 |
T418 |
1299 |
1 |
0 |
0 |
T419 |
6652 |
1 |
0 |
0 |
T420 |
1014 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
293 |
0 |
0 |
T156 |
112086 |
2 |
0 |
0 |
T157 |
80555 |
2 |
0 |
0 |
T158 |
60054 |
1 |
0 |
0 |
T393 |
664191 |
6 |
0 |
0 |
T394 |
643415 |
8 |
0 |
0 |
T396 |
53073 |
1 |
0 |
0 |
T407 |
75022 |
1 |
0 |
0 |
T418 |
57161 |
1 |
0 |
0 |
T419 |
754217 |
1 |
0 |
0 |
T420 |
87069 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T156,T157,T396 |
1 | 1 | Covered | T157,T393,T420 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T157,T393,T420 |
1 | 1 | Covered | T156,T157,T396 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
293 |
0 |
0 |
T156 |
112086 |
2 |
0 |
0 |
T157 |
80555 |
2 |
0 |
0 |
T158 |
60054 |
1 |
0 |
0 |
T393 |
664191 |
6 |
0 |
0 |
T394 |
643415 |
8 |
0 |
0 |
T396 |
53073 |
1 |
0 |
0 |
T407 |
75022 |
1 |
0 |
0 |
T418 |
57161 |
1 |
0 |
0 |
T419 |
754217 |
1 |
0 |
0 |
T420 |
87069 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
293 |
0 |
0 |
T156 |
1897 |
2 |
0 |
0 |
T157 |
947 |
2 |
0 |
0 |
T158 |
1026 |
1 |
0 |
0 |
T393 |
5867 |
6 |
0 |
0 |
T394 |
5686 |
8 |
0 |
0 |
T396 |
695 |
1 |
0 |
0 |
T407 |
1113 |
1 |
0 |
0 |
T418 |
1299 |
1 |
0 |
0 |
T419 |
6652 |
1 |
0 |
0 |
T420 |
1014 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T114,T416,T115 |
1 | 0 | Covered | T114,T416,T115 |
1 | 1 | Covered | T157,T393,T420 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T114,T416,T115 |
1 | 0 | Covered | T157,T393,T420 |
1 | 1 | Covered | T114,T115,T156 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
317 |
0 |
0 |
T47 |
995 |
0 |
0 |
0 |
T114 |
693 |
1 |
0 |
0 |
T115 |
0 |
1 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T393 |
0 |
21 |
0 |
0 |
T396 |
0 |
1 |
0 |
0 |
T407 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
1 |
0 |
0 |
T442 |
580 |
0 |
0 |
0 |
T443 |
1138 |
0 |
0 |
0 |
T444 |
557 |
0 |
0 |
0 |
T445 |
696 |
0 |
0 |
0 |
T446 |
349 |
0 |
0 |
0 |
T447 |
455 |
0 |
0 |
0 |
T448 |
858 |
0 |
0 |
0 |
T449 |
662 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
318 |
0 |
0 |
T47 |
110525 |
0 |
0 |
0 |
T114 |
33469 |
1 |
0 |
0 |
T115 |
0 |
1 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T393 |
0 |
21 |
0 |
0 |
T396 |
0 |
1 |
0 |
0 |
T407 |
0 |
1 |
0 |
0 |
T416 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T442 |
36039 |
0 |
0 |
0 |
T443 |
56299 |
0 |
0 |
0 |
T444 |
37905 |
0 |
0 |
0 |
T445 |
53211 |
0 |
0 |
0 |
T446 |
23072 |
0 |
0 |
0 |
T447 |
26797 |
0 |
0 |
0 |
T448 |
65252 |
0 |
0 |
0 |
T449 |
57658 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T114,T115,T156 |
1 | 0 | Covered | T114,T115,T156 |
1 | 1 | Covered | T157,T393,T420 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T114,T115,T156 |
1 | 0 | Covered | T157,T393,T420 |
1 | 1 | Covered | T114,T115,T156 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
317 |
0 |
0 |
T47 |
110525 |
0 |
0 |
0 |
T114 |
33469 |
1 |
0 |
0 |
T115 |
0 |
1 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T393 |
0 |
21 |
0 |
0 |
T396 |
0 |
1 |
0 |
0 |
T407 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
1 |
0 |
0 |
T442 |
36039 |
0 |
0 |
0 |
T443 |
56299 |
0 |
0 |
0 |
T444 |
37905 |
0 |
0 |
0 |
T445 |
53211 |
0 |
0 |
0 |
T446 |
23072 |
0 |
0 |
0 |
T447 |
26797 |
0 |
0 |
0 |
T448 |
65252 |
0 |
0 |
0 |
T449 |
57658 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
317 |
0 |
0 |
T47 |
995 |
0 |
0 |
0 |
T114 |
693 |
1 |
0 |
0 |
T115 |
0 |
1 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T393 |
0 |
21 |
0 |
0 |
T396 |
0 |
1 |
0 |
0 |
T407 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
1 |
0 |
0 |
T442 |
580 |
0 |
0 |
0 |
T443 |
1138 |
0 |
0 |
0 |
T444 |
557 |
0 |
0 |
0 |
T445 |
696 |
0 |
0 |
0 |
T446 |
349 |
0 |
0 |
0 |
T447 |
455 |
0 |
0 |
0 |
T448 |
858 |
0 |
0 |
0 |
T449 |
662 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T156,T157,T396 |
1 | 1 | Covered | T157,T393,T420 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T157,T393,T420 |
1 | 1 | Covered | T156,T157,T396 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
274 |
0 |
0 |
T156 |
1897 |
2 |
0 |
0 |
T157 |
947 |
2 |
0 |
0 |
T158 |
1026 |
1 |
0 |
0 |
T393 |
5867 |
18 |
0 |
0 |
T394 |
5686 |
5 |
0 |
0 |
T396 |
695 |
1 |
0 |
0 |
T407 |
1113 |
1 |
0 |
0 |
T418 |
1299 |
1 |
0 |
0 |
T419 |
6652 |
1 |
0 |
0 |
T420 |
1014 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
274 |
0 |
0 |
T156 |
112086 |
2 |
0 |
0 |
T157 |
80555 |
2 |
0 |
0 |
T158 |
60054 |
1 |
0 |
0 |
T393 |
664191 |
18 |
0 |
0 |
T394 |
643415 |
5 |
0 |
0 |
T396 |
53073 |
1 |
0 |
0 |
T407 |
75022 |
1 |
0 |
0 |
T418 |
57161 |
1 |
0 |
0 |
T419 |
754217 |
1 |
0 |
0 |
T420 |
87069 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T156,T157,T396 |
1 | 1 | Covered | T157,T393,T420 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T156,T157,T396 |
1 | 0 | Covered | T157,T393,T420 |
1 | 1 | Covered | T156,T157,T396 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158436242 |
274 |
0 |
0 |
T156 |
112086 |
2 |
0 |
0 |
T157 |
80555 |
2 |
0 |
0 |
T158 |
60054 |
1 |
0 |
0 |
T393 |
664191 |
18 |
0 |
0 |
T394 |
643415 |
5 |
0 |
0 |
T396 |
53073 |
1 |
0 |
0 |
T407 |
75022 |
1 |
0 |
0 |
T418 |
57161 |
1 |
0 |
0 |
T419 |
754217 |
1 |
0 |
0 |
T420 |
87069 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1916785 |
274 |
0 |
0 |
T156 |
1897 |
2 |
0 |
0 |
T157 |
947 |
2 |
0 |
0 |
T158 |
1026 |
1 |
0 |
0 |
T393 |
5867 |
18 |
0 |
0 |
T394 |
5686 |
5 |
0 |
0 |
T396 |
695 |
1 |
0 |
0 |
T407 |
1113 |
1 |
0 |
0 |
T418 |
1299 |
1 |
0 |
0 |
T419 |
6652 |
1 |
0 |
0 |
T420 |
1014 |
2 |
0 |
0 |