Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T52,T150,T151 |
1 | 0 | Covered | T52,T150,T151 |
1 | 1 | Covered | T150,T151,T390 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T52,T150,T151 |
1 | 0 | Covered | T150,T151,T390 |
1 | 1 | Covered | T52,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1898302 |
259 |
0 |
0 |
T52 |
3965 |
1 |
0 |
0 |
T56 |
445 |
0 |
0 |
0 |
T150 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T172 |
1052 |
0 |
0 |
0 |
T218 |
729 |
0 |
0 |
0 |
T387 |
0 |
8 |
0 |
0 |
T388 |
0 |
3 |
0 |
0 |
T390 |
0 |
2 |
0 |
0 |
T391 |
0 |
1 |
0 |
0 |
T426 |
0 |
1 |
0 |
0 |
T427 |
0 |
1 |
0 |
0 |
T430 |
0 |
2 |
0 |
0 |
T431 |
427 |
0 |
0 |
0 |
T432 |
497 |
0 |
0 |
0 |
T433 |
1592 |
0 |
0 |
0 |
T434 |
738 |
0 |
0 |
0 |
T435 |
662 |
0 |
0 |
0 |
T436 |
541 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156628801 |
259 |
0 |
0 |
T52 |
433960 |
1 |
0 |
0 |
T56 |
22304 |
0 |
0 |
0 |
T150 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T172 |
63162 |
0 |
0 |
0 |
T218 |
62222 |
0 |
0 |
0 |
T387 |
0 |
8 |
0 |
0 |
T388 |
0 |
3 |
0 |
0 |
T390 |
0 |
2 |
0 |
0 |
T391 |
0 |
1 |
0 |
0 |
T426 |
0 |
1 |
0 |
0 |
T427 |
0 |
1 |
0 |
0 |
T430 |
0 |
2 |
0 |
0 |
T431 |
14801 |
0 |
0 |
0 |
T432 |
18614 |
0 |
0 |
0 |
T433 |
112595 |
0 |
0 |
0 |
T434 |
56175 |
0 |
0 |
0 |
T435 |
54086 |
0 |
0 |
0 |
T436 |
42561 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T52,T150,T151 |
1 | 0 | Covered | T52,T150,T151 |
1 | 1 | Covered | T150,T151,T390 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T52,T150,T151 |
1 | 0 | Covered | T150,T151,T390 |
1 | 1 | Covered | T52,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156628801 |
259 |
0 |
0 |
T52 |
433960 |
1 |
0 |
0 |
T56 |
22304 |
0 |
0 |
0 |
T150 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T172 |
63162 |
0 |
0 |
0 |
T218 |
62222 |
0 |
0 |
0 |
T387 |
0 |
8 |
0 |
0 |
T388 |
0 |
3 |
0 |
0 |
T390 |
0 |
2 |
0 |
0 |
T391 |
0 |
1 |
0 |
0 |
T426 |
0 |
1 |
0 |
0 |
T427 |
0 |
1 |
0 |
0 |
T430 |
0 |
2 |
0 |
0 |
T431 |
14801 |
0 |
0 |
0 |
T432 |
18614 |
0 |
0 |
0 |
T433 |
112595 |
0 |
0 |
0 |
T434 |
56175 |
0 |
0 |
0 |
T435 |
54086 |
0 |
0 |
0 |
T436 |
42561 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1898302 |
259 |
0 |
0 |
T52 |
3965 |
1 |
0 |
0 |
T56 |
445 |
0 |
0 |
0 |
T150 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T172 |
1052 |
0 |
0 |
0 |
T218 |
729 |
0 |
0 |
0 |
T387 |
0 |
8 |
0 |
0 |
T388 |
0 |
3 |
0 |
0 |
T390 |
0 |
2 |
0 |
0 |
T391 |
0 |
1 |
0 |
0 |
T426 |
0 |
1 |
0 |
0 |
T427 |
0 |
1 |
0 |
0 |
T430 |
0 |
2 |
0 |
0 |
T431 |
427 |
0 |
0 |
0 |
T432 |
497 |
0 |
0 |
0 |
T433 |
1592 |
0 |
0 |
0 |
T434 |
738 |
0 |
0 |
0 |
T435 |
662 |
0 |
0 |
0 |
T436 |
541 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T52,T150,T151 |
1 | 0 | Covered | T52,T150,T151 |
1 | 1 | Covered | T150,T151,T390 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T52,T150,T151 |
1 | 0 | Covered | T150,T151,T390 |
1 | 1 | Covered | T52,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1898302 |
247 |
0 |
0 |
T52 |
3965 |
1 |
0 |
0 |
T56 |
445 |
0 |
0 |
0 |
T150 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T172 |
1052 |
0 |
0 |
0 |
T218 |
729 |
0 |
0 |
0 |
T387 |
0 |
8 |
0 |
0 |
T388 |
0 |
1 |
0 |
0 |
T390 |
0 |
2 |
0 |
0 |
T391 |
0 |
1 |
0 |
0 |
T426 |
0 |
1 |
0 |
0 |
T427 |
0 |
1 |
0 |
0 |
T430 |
0 |
2 |
0 |
0 |
T431 |
427 |
0 |
0 |
0 |
T432 |
497 |
0 |
0 |
0 |
T433 |
1592 |
0 |
0 |
0 |
T434 |
738 |
0 |
0 |
0 |
T435 |
662 |
0 |
0 |
0 |
T436 |
541 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156628801 |
247 |
0 |
0 |
T52 |
433960 |
1 |
0 |
0 |
T56 |
22304 |
0 |
0 |
0 |
T150 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T172 |
63162 |
0 |
0 |
0 |
T218 |
62222 |
0 |
0 |
0 |
T387 |
0 |
8 |
0 |
0 |
T388 |
0 |
1 |
0 |
0 |
T390 |
0 |
2 |
0 |
0 |
T391 |
0 |
1 |
0 |
0 |
T426 |
0 |
1 |
0 |
0 |
T427 |
0 |
1 |
0 |
0 |
T430 |
0 |
2 |
0 |
0 |
T431 |
14801 |
0 |
0 |
0 |
T432 |
18614 |
0 |
0 |
0 |
T433 |
112595 |
0 |
0 |
0 |
T434 |
56175 |
0 |
0 |
0 |
T435 |
54086 |
0 |
0 |
0 |
T436 |
42561 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T52,T150,T151 |
1 | 0 | Covered | T52,T150,T151 |
1 | 1 | Covered | T150,T151,T390 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T52,T150,T151 |
1 | 0 | Covered | T150,T151,T390 |
1 | 1 | Covered | T52,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156628801 |
247 |
0 |
0 |
T52 |
433960 |
1 |
0 |
0 |
T56 |
22304 |
0 |
0 |
0 |
T150 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T172 |
63162 |
0 |
0 |
0 |
T218 |
62222 |
0 |
0 |
0 |
T387 |
0 |
8 |
0 |
0 |
T388 |
0 |
1 |
0 |
0 |
T390 |
0 |
2 |
0 |
0 |
T391 |
0 |
1 |
0 |
0 |
T426 |
0 |
1 |
0 |
0 |
T427 |
0 |
1 |
0 |
0 |
T430 |
0 |
2 |
0 |
0 |
T431 |
14801 |
0 |
0 |
0 |
T432 |
18614 |
0 |
0 |
0 |
T433 |
112595 |
0 |
0 |
0 |
T434 |
56175 |
0 |
0 |
0 |
T435 |
54086 |
0 |
0 |
0 |
T436 |
42561 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1898302 |
247 |
0 |
0 |
T52 |
3965 |
1 |
0 |
0 |
T56 |
445 |
0 |
0 |
0 |
T150 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T172 |
1052 |
0 |
0 |
0 |
T218 |
729 |
0 |
0 |
0 |
T387 |
0 |
8 |
0 |
0 |
T388 |
0 |
1 |
0 |
0 |
T390 |
0 |
2 |
0 |
0 |
T391 |
0 |
1 |
0 |
0 |
T426 |
0 |
1 |
0 |
0 |
T427 |
0 |
1 |
0 |
0 |
T430 |
0 |
2 |
0 |
0 |
T431 |
427 |
0 |
0 |
0 |
T432 |
497 |
0 |
0 |
0 |
T433 |
1592 |
0 |
0 |
0 |
T434 |
738 |
0 |
0 |
0 |
T435 |
662 |
0 |
0 |
0 |
T436 |
541 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T52,T150,T151 |
1 | 0 | Covered | T52,T150,T151 |
1 | 1 | Covered | T150,T151,T390 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T52,T150,T151 |
1 | 0 | Covered | T150,T151,T390 |
1 | 1 | Covered | T52,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1898302 |
229 |
0 |
0 |
T52 |
3965 |
1 |
0 |
0 |
T56 |
445 |
0 |
0 |
0 |
T150 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T172 |
1052 |
0 |
0 |
0 |
T218 |
729 |
0 |
0 |
0 |
T387 |
0 |
7 |
0 |
0 |
T388 |
0 |
8 |
0 |
0 |
T390 |
0 |
2 |
0 |
0 |
T391 |
0 |
1 |
0 |
0 |
T426 |
0 |
1 |
0 |
0 |
T427 |
0 |
1 |
0 |
0 |
T430 |
0 |
2 |
0 |
0 |
T431 |
427 |
0 |
0 |
0 |
T432 |
497 |
0 |
0 |
0 |
T433 |
1592 |
0 |
0 |
0 |
T434 |
738 |
0 |
0 |
0 |
T435 |
662 |
0 |
0 |
0 |
T436 |
541 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156628801 |
229 |
0 |
0 |
T52 |
433960 |
1 |
0 |
0 |
T56 |
22304 |
0 |
0 |
0 |
T150 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T172 |
63162 |
0 |
0 |
0 |
T218 |
62222 |
0 |
0 |
0 |
T387 |
0 |
7 |
0 |
0 |
T388 |
0 |
8 |
0 |
0 |
T390 |
0 |
2 |
0 |
0 |
T391 |
0 |
1 |
0 |
0 |
T426 |
0 |
1 |
0 |
0 |
T427 |
0 |
1 |
0 |
0 |
T430 |
0 |
2 |
0 |
0 |
T431 |
14801 |
0 |
0 |
0 |
T432 |
18614 |
0 |
0 |
0 |
T433 |
112595 |
0 |
0 |
0 |
T434 |
56175 |
0 |
0 |
0 |
T435 |
54086 |
0 |
0 |
0 |
T436 |
42561 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T52,T150,T151 |
1 | 0 | Covered | T52,T150,T151 |
1 | 1 | Covered | T150,T151,T390 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T52,T150,T151 |
1 | 0 | Covered | T150,T151,T390 |
1 | 1 | Covered | T52,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156628801 |
229 |
0 |
0 |
T52 |
433960 |
1 |
0 |
0 |
T56 |
22304 |
0 |
0 |
0 |
T150 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T172 |
63162 |
0 |
0 |
0 |
T218 |
62222 |
0 |
0 |
0 |
T387 |
0 |
7 |
0 |
0 |
T388 |
0 |
8 |
0 |
0 |
T390 |
0 |
2 |
0 |
0 |
T391 |
0 |
1 |
0 |
0 |
T426 |
0 |
1 |
0 |
0 |
T427 |
0 |
1 |
0 |
0 |
T430 |
0 |
2 |
0 |
0 |
T431 |
14801 |
0 |
0 |
0 |
T432 |
18614 |
0 |
0 |
0 |
T433 |
112595 |
0 |
0 |
0 |
T434 |
56175 |
0 |
0 |
0 |
T435 |
54086 |
0 |
0 |
0 |
T436 |
42561 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1898302 |
229 |
0 |
0 |
T52 |
3965 |
1 |
0 |
0 |
T56 |
445 |
0 |
0 |
0 |
T150 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T172 |
1052 |
0 |
0 |
0 |
T218 |
729 |
0 |
0 |
0 |
T387 |
0 |
7 |
0 |
0 |
T388 |
0 |
8 |
0 |
0 |
T390 |
0 |
2 |
0 |
0 |
T391 |
0 |
1 |
0 |
0 |
T426 |
0 |
1 |
0 |
0 |
T427 |
0 |
1 |
0 |
0 |
T430 |
0 |
2 |
0 |
0 |
T431 |
427 |
0 |
0 |
0 |
T432 |
497 |
0 |
0 |
0 |
T433 |
1592 |
0 |
0 |
0 |
T434 |
738 |
0 |
0 |
0 |
T435 |
662 |
0 |
0 |
0 |
T436 |
541 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T52,T150,T151 |
1 | 0 | Covered | T52,T150,T151 |
1 | 1 | Covered | T150,T151,T390 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T52,T150,T151 |
1 | 0 | Covered | T150,T151,T390 |
1 | 1 | Covered | T52,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1898302 |
271 |
0 |
0 |
T52 |
3965 |
1 |
0 |
0 |
T56 |
445 |
0 |
0 |
0 |
T150 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T172 |
1052 |
0 |
0 |
0 |
T218 |
729 |
0 |
0 |
0 |
T387 |
0 |
11 |
0 |
0 |
T388 |
0 |
5 |
0 |
0 |
T390 |
0 |
2 |
0 |
0 |
T391 |
0 |
1 |
0 |
0 |
T426 |
0 |
1 |
0 |
0 |
T427 |
0 |
1 |
0 |
0 |
T430 |
0 |
2 |
0 |
0 |
T431 |
427 |
0 |
0 |
0 |
T432 |
497 |
0 |
0 |
0 |
T433 |
1592 |
0 |
0 |
0 |
T434 |
738 |
0 |
0 |
0 |
T435 |
662 |
0 |
0 |
0 |
T436 |
541 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156628801 |
271 |
0 |
0 |
T52 |
433960 |
1 |
0 |
0 |
T56 |
22304 |
0 |
0 |
0 |
T150 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T172 |
63162 |
0 |
0 |
0 |
T218 |
62222 |
0 |
0 |
0 |
T387 |
0 |
11 |
0 |
0 |
T388 |
0 |
5 |
0 |
0 |
T390 |
0 |
2 |
0 |
0 |
T391 |
0 |
1 |
0 |
0 |
T426 |
0 |
1 |
0 |
0 |
T427 |
0 |
1 |
0 |
0 |
T430 |
0 |
2 |
0 |
0 |
T431 |
14801 |
0 |
0 |
0 |
T432 |
18614 |
0 |
0 |
0 |
T433 |
112595 |
0 |
0 |
0 |
T434 |
56175 |
0 |
0 |
0 |
T435 |
54086 |
0 |
0 |
0 |
T436 |
42561 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T52,T150,T151 |
1 | 0 | Covered | T52,T150,T151 |
1 | 1 | Covered | T150,T151,T390 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T52,T150,T151 |
1 | 0 | Covered | T150,T151,T390 |
1 | 1 | Covered | T52,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156628801 |
271 |
0 |
0 |
T52 |
433960 |
1 |
0 |
0 |
T56 |
22304 |
0 |
0 |
0 |
T150 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T172 |
63162 |
0 |
0 |
0 |
T218 |
62222 |
0 |
0 |
0 |
T387 |
0 |
11 |
0 |
0 |
T388 |
0 |
5 |
0 |
0 |
T390 |
0 |
2 |
0 |
0 |
T391 |
0 |
1 |
0 |
0 |
T426 |
0 |
1 |
0 |
0 |
T427 |
0 |
1 |
0 |
0 |
T430 |
0 |
2 |
0 |
0 |
T431 |
14801 |
0 |
0 |
0 |
T432 |
18614 |
0 |
0 |
0 |
T433 |
112595 |
0 |
0 |
0 |
T434 |
56175 |
0 |
0 |
0 |
T435 |
54086 |
0 |
0 |
0 |
T436 |
42561 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1898302 |
271 |
0 |
0 |
T52 |
3965 |
1 |
0 |
0 |
T56 |
445 |
0 |
0 |
0 |
T150 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T172 |
1052 |
0 |
0 |
0 |
T218 |
729 |
0 |
0 |
0 |
T387 |
0 |
11 |
0 |
0 |
T388 |
0 |
5 |
0 |
0 |
T390 |
0 |
2 |
0 |
0 |
T391 |
0 |
1 |
0 |
0 |
T426 |
0 |
1 |
0 |
0 |
T427 |
0 |
1 |
0 |
0 |
T430 |
0 |
2 |
0 |
0 |
T431 |
427 |
0 |
0 |
0 |
T432 |
497 |
0 |
0 |
0 |
T433 |
1592 |
0 |
0 |
0 |
T434 |
738 |
0 |
0 |
0 |
T435 |
662 |
0 |
0 |
0 |
T436 |
541 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T52,T150,T151 |
1 | 0 | Covered | T52,T150,T151 |
1 | 1 | Covered | T150,T151,T390 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T52,T150,T151 |
1 | 0 | Covered | T150,T151,T390 |
1 | 1 | Covered | T52,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1898302 |
235 |
0 |
0 |
T52 |
3965 |
1 |
0 |
0 |
T56 |
445 |
0 |
0 |
0 |
T150 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T172 |
1052 |
0 |
0 |
0 |
T218 |
729 |
0 |
0 |
0 |
T387 |
0 |
14 |
0 |
0 |
T388 |
0 |
2 |
0 |
0 |
T390 |
0 |
2 |
0 |
0 |
T391 |
0 |
1 |
0 |
0 |
T426 |
0 |
1 |
0 |
0 |
T427 |
0 |
1 |
0 |
0 |
T430 |
0 |
2 |
0 |
0 |
T431 |
427 |
0 |
0 |
0 |
T432 |
497 |
0 |
0 |
0 |
T433 |
1592 |
0 |
0 |
0 |
T434 |
738 |
0 |
0 |
0 |
T435 |
662 |
0 |
0 |
0 |
T436 |
541 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156628801 |
235 |
0 |
0 |
T52 |
433960 |
1 |
0 |
0 |
T56 |
22304 |
0 |
0 |
0 |
T150 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T172 |
63162 |
0 |
0 |
0 |
T218 |
62222 |
0 |
0 |
0 |
T387 |
0 |
14 |
0 |
0 |
T388 |
0 |
2 |
0 |
0 |
T390 |
0 |
2 |
0 |
0 |
T391 |
0 |
1 |
0 |
0 |
T426 |
0 |
1 |
0 |
0 |
T427 |
0 |
1 |
0 |
0 |
T430 |
0 |
2 |
0 |
0 |
T431 |
14801 |
0 |
0 |
0 |
T432 |
18614 |
0 |
0 |
0 |
T433 |
112595 |
0 |
0 |
0 |
T434 |
56175 |
0 |
0 |
0 |
T435 |
54086 |
0 |
0 |
0 |
T436 |
42561 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T52,T150,T151 |
1 | 0 | Covered | T52,T150,T151 |
1 | 1 | Covered | T150,T151,T390 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T52,T150,T151 |
1 | 0 | Covered | T150,T151,T390 |
1 | 1 | Covered | T52,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156628801 |
235 |
0 |
0 |
T52 |
433960 |
1 |
0 |
0 |
T56 |
22304 |
0 |
0 |
0 |
T150 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T172 |
63162 |
0 |
0 |
0 |
T218 |
62222 |
0 |
0 |
0 |
T387 |
0 |
14 |
0 |
0 |
T388 |
0 |
2 |
0 |
0 |
T390 |
0 |
2 |
0 |
0 |
T391 |
0 |
1 |
0 |
0 |
T426 |
0 |
1 |
0 |
0 |
T427 |
0 |
1 |
0 |
0 |
T430 |
0 |
2 |
0 |
0 |
T431 |
14801 |
0 |
0 |
0 |
T432 |
18614 |
0 |
0 |
0 |
T433 |
112595 |
0 |
0 |
0 |
T434 |
56175 |
0 |
0 |
0 |
T435 |
54086 |
0 |
0 |
0 |
T436 |
42561 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1898302 |
235 |
0 |
0 |
T52 |
3965 |
1 |
0 |
0 |
T56 |
445 |
0 |
0 |
0 |
T150 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T172 |
1052 |
0 |
0 |
0 |
T218 |
729 |
0 |
0 |
0 |
T387 |
0 |
14 |
0 |
0 |
T388 |
0 |
2 |
0 |
0 |
T390 |
0 |
2 |
0 |
0 |
T391 |
0 |
1 |
0 |
0 |
T426 |
0 |
1 |
0 |
0 |
T427 |
0 |
1 |
0 |
0 |
T430 |
0 |
2 |
0 |
0 |
T431 |
427 |
0 |
0 |
0 |
T432 |
497 |
0 |
0 |
0 |
T433 |
1592 |
0 |
0 |
0 |
T434 |
738 |
0 |
0 |
0 |
T435 |
662 |
0 |
0 |
0 |
T436 |
541 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T15,T57 |
1 | 0 | Covered | T18,T15,T57 |
1 | 1 | Covered | T18,T15,T57 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T15,T57 |
1 | 0 | Covered | T18,T15,T57 |
1 | 1 | Covered | T18,T15,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1898302 |
297 |
0 |
0 |
T15 |
0 |
6 |
0 |
0 |
T18 |
4338 |
2 |
0 |
0 |
T40 |
2660 |
0 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
5 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T60 |
397 |
0 |
0 |
0 |
T78 |
50815 |
0 |
0 |
0 |
T97 |
0 |
2 |
0 |
0 |
T98 |
0 |
4 |
0 |
0 |
T100 |
0 |
2 |
0 |
0 |
T101 |
0 |
2 |
0 |
0 |
T102 |
974 |
0 |
0 |
0 |
T103 |
1025 |
0 |
0 |
0 |
T104 |
945 |
0 |
0 |
0 |
T105 |
1381 |
0 |
0 |
0 |
T106 |
353 |
0 |
0 |
0 |
T107 |
1035 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156628801 |
300 |
0 |
0 |
T15 |
0 |
7 |
0 |
0 |
T18 |
174119 |
2 |
0 |
0 |
T40 |
288773 |
0 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
6 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T60 |
10844 |
0 |
0 |
0 |
T78 |
124791 |
0 |
0 |
0 |
T97 |
0 |
2 |
0 |
0 |
T98 |
0 |
4 |
0 |
0 |
T100 |
0 |
2 |
0 |
0 |
T101 |
0 |
2 |
0 |
0 |
T102 |
67801 |
0 |
0 |
0 |
T103 |
100139 |
0 |
0 |
0 |
T104 |
80780 |
0 |
0 |
0 |
T105 |
55716 |
0 |
0 |
0 |
T106 |
16047 |
0 |
0 |
0 |
T107 |
96981 |
0 |
0 |
0 |