Line Coverage for Module : 
prim_reg_cdc
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 22 | 22 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| ALWAYS | 71 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 | 
| ALWAYS | 115 | 9 | 9 | 100.00 | 
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 65 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
| 73 | 
1 | 
1 | 
| 74 | 
1 | 
1 | 
| 75 | 
1 | 
1 | 
| 76 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 85 | 
1 | 
1 | 
| 109 | 
1 | 
1 | 
| 115 | 
1 | 
1 | 
| 116 | 
1 | 
1 | 
| 117 | 
1 | 
1 | 
| 118 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
| 125 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 135 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 150 | 
1 | 
1 | 
| 155 | 
1 | 
1 | 
| 156 | 
1 | 
1 | 
| 200 | 
1 | 
1 | 
Cond Coverage for Module : 
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 ) 
Cond Coverage for Module self-instances : 
 | Total | Covered | Percent | 
| Conditions | 14 | 12 | 85.71 | 
| Logical | 14 | 12 | 85.71 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T15,T49,T108 | 
 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T15,T49,T108 | 
| 1 | 1 | Covered | T15,T49,T108 | 
 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T18,T15,T57 | 
| 1 | 0 | Covered | T15,T49,T108 | 
 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T15,T49,T108 | 
| 1 | 1 | Covered | T15,T49,T108 | 
 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T18,T15,T57 | 
Cond Coverage for Module : 
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 ) 
Cond Coverage for Module self-instances : 
 | Total | Covered | Percent | 
| Conditions | 13 | 12 | 92.31 | 
| Logical | 13 | 12 | 92.31 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T15,T49,T99 | 
 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T18,T15,T57 | 
| 1 | 1 | Covered | T18,T15,T57 | 
 LINE       123
 EXPRESSION (src_wd_i & BitMask)
             ----1---   ---2---
| -1- | -2- | Status | Tests |                       
| 0 | - | Covered | T18,T15,T57 | 
| 1 | - | Covered | T18,T15,T57 | 
 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T18,T15,T57 | 
 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T18,T15,T57 | 
| 1 | 1 | Covered | T18,T15,T57 | 
 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Unreachable |  | 
Branch Coverage for Module : 
prim_reg_cdc
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
8 | 
8 | 
100.00 | 
| IF | 
71 | 
4 | 
4 | 
100.00 | 
| IF | 
115 | 
4 | 
4 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	71	if ((!rst_src_ni))
-2-:	73	if (src_req)
-3-:	75	if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T18,T15,T57 | 
| 0 | 
0 | 
1 | 
Covered | 
T18,T15,T57 | 
| 0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	115	if ((!rst_src_ni))
-2-:	118	if (src_req)
-3-:	125	if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T18,T15,T57 | 
| 0 | 
0 | 
1 | 
Covered | 
T18,T15,T57 | 
| 0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2577452 | 
0 | 
0 | 
| T15 | 
42699 | 
2736 | 
0 | 
0 | 
| T18 | 
174119 | 
768 | 
0 | 
0 | 
| T40 | 
288773 | 
0 | 
0 | 
0 | 
| T49 | 
0 | 
1659 | 
0 | 
0 | 
| T50 | 
0 | 
2144 | 
0 | 
0 | 
| T51 | 
0 | 
456 | 
0 | 
0 | 
| T52 | 
433960 | 
545 | 
0 | 
0 | 
| T53 | 
0 | 
731 | 
0 | 
0 | 
| T54 | 
0 | 
903 | 
0 | 
0 | 
| T57 | 
0 | 
803 | 
0 | 
0 | 
| T58 | 
0 | 
844 | 
0 | 
0 | 
| T60 | 
10844 | 
0 | 
0 | 
0 | 
| T78 | 
124791 | 
0 | 
0 | 
0 | 
| T97 | 
0 | 
784 | 
0 | 
0 | 
| T98 | 
0 | 
1672 | 
0 | 
0 | 
| T99 | 
0 | 
366 | 
0 | 
0 | 
| T100 | 
0 | 
663 | 
0 | 
0 | 
| T101 | 
0 | 
902 | 
0 | 
0 | 
| T102 | 
67801 | 
0 | 
0 | 
0 | 
| T103 | 
100139 | 
0 | 
0 | 
0 | 
| T104 | 
80780 | 
0 | 
0 | 
0 | 
| T105 | 
55716 | 
0 | 
0 | 
0 | 
| T106 | 
16047 | 
0 | 
0 | 
0 | 
| T107 | 
96981 | 
0 | 
0 | 
0 | 
| T134 | 
85000 | 
0 | 
0 | 
0 | 
| T150 | 
0 | 
1232 | 
0 | 
0 | 
| T151 | 
0 | 
1125 | 
0 | 
0 | 
| T154 | 
55223 | 
0 | 
0 | 
0 | 
| T235 | 
95175 | 
0 | 
0 | 
0 | 
| T296 | 
394225 | 
0 | 
0 | 
0 | 
| T297 | 
10842 | 
0 | 
0 | 
0 | 
| T298 | 
22652 | 
0 | 
0 | 
0 | 
| T299 | 
24928 | 
0 | 
0 | 
0 | 
| T300 | 
210746 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
671 | 
0 | 
0 | 
| T391 | 
0 | 
323 | 
0 | 
0 | 
| T426 | 
0 | 
291 | 
0 | 
0 | 
| T427 | 
0 | 
428 | 
0 | 
0 | 
| T428 | 
66990 | 
0 | 
0 | 
0 | 
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
47457550 | 
41788150 | 
0 | 
0 | 
| T1 | 
19050 | 
14725 | 
0 | 
0 | 
| T2 | 
17675 | 
13325 | 
0 | 
0 | 
| T3 | 
18250 | 
13900 | 
0 | 
0 | 
| T4 | 
115875 | 
99975 | 
0 | 
0 | 
| T5 | 
16175 | 
11875 | 
0 | 
0 | 
| T6 | 
221775 | 
214325 | 
0 | 
0 | 
| T43 | 
72350 | 
68000 | 
0 | 
0 | 
| T45 | 
17200 | 
12900 | 
0 | 
0 | 
| T61 | 
18350 | 
13975 | 
0 | 
0 | 
| T83 | 
12450 | 
8150 | 
0 | 
0 | 
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
6514 | 
0 | 
0 | 
| T15 | 
42699 | 
7 | 
0 | 
0 | 
| T18 | 
174119 | 
2 | 
0 | 
0 | 
| T40 | 
288773 | 
0 | 
0 | 
0 | 
| T49 | 
0 | 
5 | 
0 | 
0 | 
| T50 | 
0 | 
7 | 
0 | 
0 | 
| T51 | 
0 | 
1 | 
0 | 
0 | 
| T52 | 
433960 | 
2 | 
0 | 
0 | 
| T53 | 
0 | 
2 | 
0 | 
0 | 
| T54 | 
0 | 
2 | 
0 | 
0 | 
| T57 | 
0 | 
2 | 
0 | 
0 | 
| T58 | 
0 | 
2 | 
0 | 
0 | 
| T60 | 
10844 | 
0 | 
0 | 
0 | 
| T78 | 
124791 | 
0 | 
0 | 
0 | 
| T97 | 
0 | 
2 | 
0 | 
0 | 
| T98 | 
0 | 
4 | 
0 | 
0 | 
| T99 | 
0 | 
1 | 
0 | 
0 | 
| T100 | 
0 | 
2 | 
0 | 
0 | 
| T101 | 
0 | 
2 | 
0 | 
0 | 
| T102 | 
67801 | 
0 | 
0 | 
0 | 
| T103 | 
100139 | 
0 | 
0 | 
0 | 
| T104 | 
80780 | 
0 | 
0 | 
0 | 
| T105 | 
55716 | 
0 | 
0 | 
0 | 
| T106 | 
16047 | 
0 | 
0 | 
0 | 
| T107 | 
96981 | 
0 | 
0 | 
0 | 
| T134 | 
85000 | 
0 | 
0 | 
0 | 
| T150 | 
0 | 
4 | 
0 | 
0 | 
| T151 | 
0 | 
4 | 
0 | 
0 | 
| T154 | 
55223 | 
0 | 
0 | 
0 | 
| T235 | 
95175 | 
0 | 
0 | 
0 | 
| T296 | 
394225 | 
0 | 
0 | 
0 | 
| T297 | 
10842 | 
0 | 
0 | 
0 | 
| T298 | 
22652 | 
0 | 
0 | 
0 | 
| T299 | 
24928 | 
0 | 
0 | 
0 | 
| T300 | 
210746 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
2 | 
0 | 
0 | 
| T391 | 
0 | 
1 | 
0 | 
0 | 
| T426 | 
0 | 
1 | 
0 | 
0 | 
| T427 | 
0 | 
1 | 
0 | 
0 | 
| T428 | 
66990 | 
0 | 
0 | 
0 | 
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
1670150 | 
1644200 | 
0 | 
0 | 
| T2 | 
1362700 | 
1351750 | 
0 | 
0 | 
| T3 | 
1331400 | 
1315425 | 
0 | 
0 | 
| T4 | 
7596175 | 
7479800 | 
0 | 
0 | 
| T5 | 
1077475 | 
1066850 | 
0 | 
0 | 
| T6 | 
24878350 | 
24834550 | 
0 | 
0 | 
| T43 | 
7750800 | 
7742525 | 
0 | 
0 | 
| T45 | 
1571350 | 
1550050 | 
0 | 
0 | 
| T61 | 
1393075 | 
1374575 | 
0 | 
0 | 
| T83 | 
892150 | 
876225 | 
0 | 
0 |