Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T16,T18 |
1 | 0 | Covered | T50,T16,T18 |
1 | 1 | Covered | T16,T18,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T16,T18 |
1 | 0 | Covered | T16,T18,T27 |
1 | 1 | Covered | T50,T16,T18 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
17502 |
0 |
0 |
T16 |
1050528 |
7 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T21 |
0 |
4 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T50 |
5979770 |
8 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
T54 |
0 |
4 |
0 |
0 |
T55 |
0 |
4 |
0 |
0 |
T56 |
0 |
4 |
0 |
0 |
T58 |
0 |
8 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
0 |
4 |
0 |
0 |
T64 |
0 |
8 |
0 |
0 |
T73 |
3460294 |
0 |
0 |
0 |
T107 |
1457525 |
0 |
0 |
0 |
T108 |
3626583 |
0 |
0 |
0 |
T109 |
1216188 |
0 |
0 |
0 |
T110 |
1200286 |
0 |
0 |
0 |
T146 |
0 |
34 |
0 |
0 |
T147 |
0 |
61 |
0 |
0 |
T177 |
4352813 |
0 |
0 |
0 |
T293 |
1477406 |
0 |
0 |
0 |
T294 |
3383211 |
0 |
0 |
0 |
T382 |
0 |
14 |
0 |
0 |
T390 |
0 |
5 |
0 |
0 |
T395 |
0 |
35 |
0 |
0 |
T401 |
0 |
10 |
0 |
0 |
T402 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
17511 |
0 |
0 |
T16 |
1092977 |
8 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T21 |
0 |
4 |
0 |
0 |
T27 |
0 |
7 |
0 |
0 |
T50 |
6224170 |
8 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
T54 |
0 |
4 |
0 |
0 |
T55 |
0 |
4 |
0 |
0 |
T56 |
0 |
4 |
0 |
0 |
T58 |
0 |
8 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
0 |
4 |
0 |
0 |
T64 |
0 |
9 |
0 |
0 |
T73 |
3580810 |
0 |
0 |
0 |
T107 |
1516187 |
0 |
0 |
0 |
T108 |
3774622 |
0 |
0 |
0 |
T109 |
1265319 |
0 |
0 |
0 |
T110 |
1248832 |
0 |
0 |
0 |
T146 |
0 |
34 |
0 |
0 |
T147 |
0 |
61 |
0 |
0 |
T177 |
4530152 |
0 |
0 |
0 |
T293 |
1537221 |
0 |
0 |
0 |
T294 |
3518194 |
0 |
0 |
0 |
T382 |
0 |
14 |
0 |
0 |
T390 |
0 |
5 |
0 |
0 |
T395 |
0 |
35 |
0 |
0 |
T401 |
0 |
10 |
0 |
0 |
T402 |
0 |
8 |
0 |
0 |