Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T16,T52 |
1 | 0 | Covered | T50,T16,T52 |
1 | 1 | Covered | T16,T27,T64 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T16,T52 |
1 | 0 | Covered | T16,T27,T64 |
1 | 1 | Covered | T50,T16,T52 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
354 |
0 |
0 |
T16 |
648 |
2 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T54 |
0 |
4 |
0 |
0 |
T55 |
0 |
5 |
0 |
0 |
T56 |
0 |
4 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T64 |
0 |
2 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
356 |
0 |
0 |
T16 |
43097 |
2 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T54 |
0 |
5 |
0 |
0 |
T55 |
0 |
5 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T64 |
0 |
2 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T16,T52 |
1 | 0 | Covered | T50,T16,T52 |
1 | 1 | Covered | T16,T27,T64 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T16,T52 |
1 | 0 | Covered | T16,T27,T64 |
1 | 1 | Covered | T50,T16,T52 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
355 |
0 |
0 |
T16 |
43097 |
2 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T54 |
0 |
4 |
0 |
0 |
T55 |
0 |
5 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T64 |
0 |
2 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
355 |
0 |
0 |
T16 |
648 |
2 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T54 |
0 |
4 |
0 |
0 |
T55 |
0 |
5 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T64 |
0 |
2 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T50,T52,T58 |
1 | 1 | Covered | T146,T147,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T146,T147,T401 |
1 | 1 | Covered | T50,T52,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
348 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T146 |
0 |
5 |
0 |
0 |
T147 |
0 |
7 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
4 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
348 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T146 |
0 |
5 |
0 |
0 |
T147 |
0 |
7 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
4 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T50,T52,T58 |
1 | 1 | Covered | T146,T147,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T146,T147,T401 |
1 | 1 | Covered | T50,T52,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
348 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T146 |
0 |
5 |
0 |
0 |
T147 |
0 |
7 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
4 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
348 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T146 |
0 |
5 |
0 |
0 |
T147 |
0 |
7 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
4 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T50,T52,T58 |
1 | 1 | Covered | T146,T147,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T146,T147,T401 |
1 | 1 | Covered | T50,T52,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
329 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T146 |
0 |
7 |
0 |
0 |
T147 |
0 |
6 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
5 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
329 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T146 |
0 |
7 |
0 |
0 |
T147 |
0 |
6 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
5 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T50,T52,T58 |
1 | 1 | Covered | T146,T147,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T146,T147,T401 |
1 | 1 | Covered | T50,T52,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
329 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T146 |
0 |
7 |
0 |
0 |
T147 |
0 |
6 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
5 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
329 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T146 |
0 |
7 |
0 |
0 |
T147 |
0 |
6 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
5 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T50,T52,T58 |
1 | 1 | Covered | T59,T60,T146 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T59,T60,T146 |
1 | 1 | Covered | T50,T52,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
355 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T146 |
0 |
5 |
0 |
0 |
T147 |
0 |
8 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
357 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T146 |
0 |
5 |
0 |
0 |
T147 |
0 |
8 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T50,T52,T58 |
1 | 1 | Covered | T59,T60,T146 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T59,T60,T146 |
1 | 1 | Covered | T50,T52,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
355 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T146 |
0 |
5 |
0 |
0 |
T147 |
0 |
8 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
355 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T146 |
0 |
5 |
0 |
0 |
T147 |
0 |
8 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T50,T52,T58 |
1 | 1 | Covered | T147,T401,T395 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T147,T401,T395 |
1 | 1 | Covered | T50,T52,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
322 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T147 |
0 |
11 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
7 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
T403 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
322 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T147 |
0 |
11 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
7 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
T403 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T50,T52,T58 |
1 | 1 | Covered | T147,T401,T395 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T147,T401,T395 |
1 | 1 | Covered | T50,T52,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
322 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T147 |
0 |
11 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
7 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
T403 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
322 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T147 |
0 |
11 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
7 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
T403 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T18,T52 |
1 | 0 | Covered | T50,T18,T52 |
1 | 1 | Covered | T18,T21,T61 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T18,T52 |
1 | 0 | Covered | T18,T21,T61 |
1 | 1 | Covered | T50,T18,T52 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
387 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T21 |
0 |
4 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
0 |
4 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
T105 |
0 |
2 |
0 |
0 |
T106 |
0 |
2 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
387 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T21 |
0 |
4 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
0 |
4 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
T105 |
0 |
2 |
0 |
0 |
T106 |
0 |
2 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T18,T52 |
1 | 0 | Covered | T50,T18,T52 |
1 | 1 | Covered | T18,T21,T61 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T18,T52 |
1 | 0 | Covered | T18,T21,T61 |
1 | 1 | Covered | T50,T18,T52 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
387 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T21 |
0 |
4 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
0 |
4 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
T105 |
0 |
2 |
0 |
0 |
T106 |
0 |
2 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
387 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T21 |
0 |
4 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
0 |
4 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
T105 |
0 |
2 |
0 |
0 |
T106 |
0 |
2 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T50,T52,T58 |
1 | 1 | Covered | T146,T147,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T146,T147,T401 |
1 | 1 | Covered | T50,T52,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
337 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T146 |
0 |
7 |
0 |
0 |
T147 |
0 |
10 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
2 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
337 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T146 |
0 |
7 |
0 |
0 |
T147 |
0 |
10 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
2 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T50,T52,T58 |
1 | 1 | Covered | T146,T147,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T146,T147,T401 |
1 | 1 | Covered | T50,T52,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
337 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T146 |
0 |
7 |
0 |
0 |
T147 |
0 |
10 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
2 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
337 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T146 |
0 |
7 |
0 |
0 |
T147 |
0 |
10 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
2 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T50,T52,T58 |
1 | 1 | Covered | T63,T147,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T63,T147,T401 |
1 | 1 | Covered | T50,T52,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
330 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T63 |
0 |
2 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T147 |
0 |
10 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
3 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
331 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T63 |
0 |
3 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T147 |
0 |
10 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
3 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T50,T52,T58 |
1 | 1 | Covered | T63,T147,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T63,T147,T401 |
1 | 1 | Covered | T50,T52,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
330 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T63 |
0 |
2 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T147 |
0 |
10 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
3 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
330 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T63 |
0 |
2 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T147 |
0 |
10 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
3 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T16,T52 |
1 | 0 | Covered | T50,T16,T52 |
1 | 1 | Covered | T54,T55,T56 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T16,T52 |
1 | 0 | Covered | T54,T55,T56 |
1 | 1 | Covered | T50,T16,T52 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
392 |
0 |
0 |
T16 |
648 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
392 |
0 |
0 |
T16 |
43097 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T16,T52 |
1 | 0 | Covered | T50,T16,T52 |
1 | 1 | Covered | T54,T55,T56 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T16,T52 |
1 | 0 | Covered | T54,T55,T56 |
1 | 1 | Covered | T50,T16,T52 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
392 |
0 |
0 |
T16 |
43097 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
392 |
0 |
0 |
T16 |
648 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T50,T52,T58 |
1 | 1 | Covered | T146,T147,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T146,T147,T401 |
1 | 1 | Covered | T50,T52,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
356 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T146 |
0 |
7 |
0 |
0 |
T147 |
0 |
8 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
5 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
356 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T146 |
0 |
7 |
0 |
0 |
T147 |
0 |
8 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
5 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T50,T52,T58 |
1 | 1 | Covered | T146,T147,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T146,T147,T401 |
1 | 1 | Covered | T50,T52,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
356 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T146 |
0 |
7 |
0 |
0 |
T147 |
0 |
8 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
5 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
356 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T146 |
0 |
7 |
0 |
0 |
T147 |
0 |
8 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
5 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T50,T52,T58 |
1 | 1 | Covered | T146,T147,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T146,T147,T401 |
1 | 1 | Covered | T50,T52,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
358 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T146 |
0 |
10 |
0 |
0 |
T147 |
0 |
14 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
7 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
358 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T146 |
0 |
10 |
0 |
0 |
T147 |
0 |
14 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
7 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T50,T52,T58 |
1 | 1 | Covered | T146,T147,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T146,T147,T401 |
1 | 1 | Covered | T50,T52,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
358 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T146 |
0 |
10 |
0 |
0 |
T147 |
0 |
14 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
7 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
358 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T146 |
0 |
10 |
0 |
0 |
T147 |
0 |
14 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
7 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T50,T52,T58 |
1 | 1 | Covered | T147,T401,T395 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T147,T401,T395 |
1 | 1 | Covered | T50,T52,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
380 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T147 |
0 |
17 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
11 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
380 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T147 |
0 |
17 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
11 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T50,T52,T58 |
1 | 1 | Covered | T147,T401,T395 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T147,T401,T395 |
1 | 1 | Covered | T50,T52,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
380 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T147 |
0 |
17 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
11 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
380 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T147 |
0 |
17 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
11 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T50,T52,T58 |
1 | 1 | Covered | T146,T147,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T146,T147,T401 |
1 | 1 | Covered | T50,T52,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
356 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T146 |
0 |
7 |
0 |
0 |
T147 |
0 |
4 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
5 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
356 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T146 |
0 |
7 |
0 |
0 |
T147 |
0 |
4 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
5 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T50,T52,T58 |
1 | 1 | Covered | T146,T147,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T146,T147,T401 |
1 | 1 | Covered | T50,T52,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
356 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T146 |
0 |
7 |
0 |
0 |
T147 |
0 |
4 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
5 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
356 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T146 |
0 |
7 |
0 |
0 |
T147 |
0 |
4 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
5 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T18,T52 |
1 | 0 | Covered | T50,T18,T52 |
1 | 1 | Covered | T21,T62,T765 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T18,T52 |
1 | 0 | Covered | T21,T62,T765 |
1 | 1 | Covered | T50,T18,T52 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
398 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T62 |
0 |
2 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T106 |
0 |
1 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
398 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T62 |
0 |
2 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T106 |
0 |
1 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T18,T52 |
1 | 0 | Covered | T50,T18,T52 |
1 | 1 | Covered | T21,T62,T765 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T18,T52 |
1 | 0 | Covered | T21,T62,T765 |
1 | 1 | Covered | T50,T18,T52 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
398 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T62 |
0 |
2 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T106 |
0 |
1 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
398 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T62 |
0 |
2 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T106 |
0 |
1 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T50,T52,T58 |
1 | 1 | Covered | T146,T147,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T146,T147,T401 |
1 | 1 | Covered | T50,T52,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
368 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T146 |
0 |
7 |
0 |
0 |
T147 |
0 |
14 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
2 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
368 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T146 |
0 |
7 |
0 |
0 |
T147 |
0 |
14 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
2 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T50,T52,T58 |
1 | 1 | Covered | T146,T147,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T146,T147,T401 |
1 | 1 | Covered | T50,T52,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
368 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T146 |
0 |
7 |
0 |
0 |
T147 |
0 |
14 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
2 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
368 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T146 |
0 |
7 |
0 |
0 |
T147 |
0 |
14 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
2 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T50,T52,T58 |
1 | 1 | Covered | T146,T147,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T146,T147,T401 |
1 | 1 | Covered | T50,T52,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
337 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T146 |
0 |
4 |
0 |
0 |
T147 |
0 |
9 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
9 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
337 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T146 |
0 |
4 |
0 |
0 |
T147 |
0 |
9 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
9 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T50,T52,T58 |
1 | 1 | Covered | T146,T147,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T146,T147,T401 |
1 | 1 | Covered | T50,T52,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
337 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T146 |
0 |
4 |
0 |
0 |
T147 |
0 |
9 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
9 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
337 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T146 |
0 |
4 |
0 |
0 |
T147 |
0 |
9 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
9 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T50,T52,T58 |
1 | 1 | Covered | T146,T147,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T146,T147,T401 |
1 | 1 | Covered | T50,T52,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
331 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T146 |
0 |
4 |
0 |
0 |
T147 |
0 |
16 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
11 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
331 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T146 |
0 |
4 |
0 |
0 |
T147 |
0 |
16 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
11 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T50,T52,T58 |
1 | 1 | Covered | T146,T147,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T146,T147,T401 |
1 | 1 | Covered | T50,T52,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
331 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T146 |
0 |
4 |
0 |
0 |
T147 |
0 |
16 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
11 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
331 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T146 |
0 |
4 |
0 |
0 |
T147 |
0 |
16 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
11 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T53 |
1 | 0 | Covered | T50,T52,T53 |
1 | 1 | Covered | T146,T147,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T53 |
1 | 0 | Covered | T146,T147,T401 |
1 | 1 | Covered | T50,T52,T53 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
367 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T146 |
0 |
9 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
368 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T146 |
0 |
9 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T404 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T53 |
1 | 0 | Covered | T50,T52,T53 |
1 | 1 | Covered | T146,T147,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T53 |
1 | 0 | Covered | T146,T147,T401 |
1 | 1 | Covered | T50,T52,T53 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
368 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T146 |
0 |
9 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T404 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
368 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T146 |
0 |
9 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T404 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T50,T52,T58 |
1 | 1 | Covered | T146,T147,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T146,T147,T401 |
1 | 1 | Covered | T50,T52,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
366 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T146 |
0 |
4 |
0 |
0 |
T147 |
0 |
5 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
9 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
366 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T146 |
0 |
4 |
0 |
0 |
T147 |
0 |
5 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
9 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T50,T52,T58 |
1 | 1 | Covered | T146,T147,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T52,T58 |
1 | 0 | Covered | T146,T147,T401 |
1 | 1 | Covered | T50,T52,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155744405 |
366 |
0 |
0 |
T16 |
43097 |
0 |
0 |
0 |
T50 |
246730 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
132106 |
0 |
0 |
0 |
T107 |
59675 |
0 |
0 |
0 |
T108 |
149542 |
0 |
0 |
0 |
T109 |
49887 |
0 |
0 |
0 |
T110 |
49264 |
0 |
0 |
0 |
T146 |
0 |
4 |
0 |
0 |
T147 |
0 |
5 |
0 |
0 |
T177 |
179312 |
0 |
0 |
0 |
T293 |
60669 |
0 |
0 |
0 |
T294 |
137914 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
9 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888945 |
366 |
0 |
0 |
T16 |
648 |
0 |
0 |
0 |
T50 |
2330 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T73 |
11590 |
0 |
0 |
0 |
T107 |
1013 |
0 |
0 |
0 |
T108 |
1503 |
0 |
0 |
0 |
T109 |
756 |
0 |
0 |
0 |
T110 |
718 |
0 |
0 |
0 |
T146 |
0 |
4 |
0 |
0 |
T147 |
0 |
5 |
0 |
0 |
T177 |
1973 |
0 |
0 |
0 |
T293 |
854 |
0 |
0 |
0 |
T294 |
2931 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T395 |
0 |
9 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |