Line Coverage for Module : 
prim_reg_cdc
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 22 | 22 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| ALWAYS | 71 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 | 
| ALWAYS | 115 | 9 | 9 | 100.00 | 
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 65 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
| 73 | 
1 | 
1 | 
| 74 | 
1 | 
1 | 
| 75 | 
1 | 
1 | 
| 76 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 85 | 
1 | 
1 | 
| 109 | 
1 | 
1 | 
| 115 | 
1 | 
1 | 
| 116 | 
1 | 
1 | 
| 117 | 
1 | 
1 | 
| 118 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
| 125 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 135 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 150 | 
1 | 
1 | 
| 155 | 
1 | 
1 | 
| 156 | 
1 | 
1 | 
| 200 | 
1 | 
1 | 
Cond Coverage for Module : 
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 ) 
Cond Coverage for Module self-instances : 
 | Total | Covered | Percent | 
| Conditions | 14 | 12 | 85.71 | 
| Logical | 14 | 12 | 85.71 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T106,T107,T108 | 
 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T14,T106,T107 | 
| 1 | 1 | Covered | T14,T106,T107 | 
 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T14,T17,T19 | 
| 1 | 0 | Covered | T14,T106,T107 | 
 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T14,T106,T107 | 
| 1 | 1 | Covered | T14,T106,T107 | 
 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T14,T17,T19 | 
Cond Coverage for Module : 
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 ) 
Cond Coverage for Module self-instances : 
 | Total | Covered | Percent | 
| Conditions | 13 | 12 | 92.31 | 
| Logical | 13 | 12 | 92.31 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T14,T54,T97 | 
 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T14,T17,T19 | 
| 1 | 1 | Covered | T14,T17,T19 | 
 LINE       123
 EXPRESSION (src_wd_i & BitMask)
             ----1---   ---2---
| -1- | -2- | Status | Tests |                       
| 0 | - | Covered | T14,T17,T19 | 
| 1 | - | Covered | T14,T17,T19 | 
 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T14,T17,T19 | 
 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T14,T17,T19 | 
| 1 | 1 | Covered | T14,T17,T19 | 
 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Unreachable |  | 
Branch Coverage for Module : 
prim_reg_cdc
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
8 | 
8 | 
100.00 | 
| IF | 
71 | 
4 | 
4 | 
100.00 | 
| IF | 
115 | 
4 | 
4 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	71	if ((!rst_src_ni))
-2-:	73	if (src_req)
-3-:	75	if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T14,T17,T19 | 
| 0 | 
0 | 
1 | 
Covered | 
T14,T17,T19 | 
| 0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	115	if ((!rst_src_ni))
-2-:	118	if (src_req)
-3-:	125	if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T14,T17,T19 | 
| 0 | 
0 | 
1 | 
Covered | 
T14,T17,T19 | 
| 0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2359159 | 
0 | 
0 | 
| T14 | 
61882 | 
1225 | 
0 | 
0 | 
| T15 | 
102366 | 
0 | 
0 | 
0 | 
| T17 | 
0 | 
791 | 
0 | 
0 | 
| T19 | 
0 | 
1561 | 
0 | 
0 | 
| T40 | 
594954 | 
0 | 
0 | 
0 | 
| T52 | 
0 | 
2041 | 
0 | 
0 | 
| T53 | 
0 | 
391 | 
0 | 
0 | 
| T54 | 
0 | 
1490 | 
0 | 
0 | 
| T55 | 
0 | 
1759 | 
0 | 
0 | 
| T56 | 
0 | 
751 | 
0 | 
0 | 
| T57 | 
43231 | 
0 | 
0 | 
0 | 
| T71 | 
0 | 
641 | 
0 | 
0 | 
| T97 | 
0 | 
272 | 
0 | 
0 | 
| T98 | 
0 | 
702 | 
0 | 
0 | 
| T99 | 
193780 | 
0 | 
0 | 
0 | 
| T100 | 
786100 | 
0 | 
0 | 
0 | 
| T101 | 
92540 | 
0 | 
0 | 
0 | 
| T102 | 
137772 | 
0 | 
0 | 
0 | 
| T103 | 
94922 | 
0 | 
0 | 
0 | 
| T104 | 
459460 | 
0 | 
0 | 
0 | 
| T105 | 
191056 | 
0 | 
0 | 
0 | 
| T109 | 
0 | 
1587 | 
0 | 
0 | 
| T148 | 
52528 | 
795 | 
0 | 
0 | 
| T149 | 
112814 | 
1343 | 
0 | 
0 | 
| T150 | 
174544 | 
1457 | 
0 | 
0 | 
| T386 | 
331457 | 
3842 | 
0 | 
0 | 
| T387 | 
638437 | 
3632 | 
0 | 
0 | 
| T388 | 
586371 | 
0 | 
0 | 
0 | 
| T389 | 
118388 | 
838 | 
0 | 
0 | 
| T416 | 
0 | 
793 | 
0 | 
0 | 
| T417 | 
133435 | 
812 | 
0 | 
0 | 
| T418 | 
995471 | 
328 | 
0 | 
0 | 
| T419 | 
39658 | 
0 | 
0 | 
0 | 
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
47446975 | 
41801775 | 
0 | 
0 | 
| T1 | 
25875 | 
21525 | 
0 | 
0 | 
| T2 | 
67075 | 
62650 | 
0 | 
0 | 
| T3 | 
212225 | 
204900 | 
0 | 
0 | 
| T4 | 
30275 | 
25925 | 
0 | 
0 | 
| T5 | 
30275 | 
21400 | 
0 | 
0 | 
| T20 | 
98625 | 
94300 | 
0 | 
0 | 
| T43 | 
47350 | 
43050 | 
0 | 
0 | 
| T84 | 
8600 | 
4300 | 
0 | 
0 | 
| T85 | 
8500 | 
4150 | 
0 | 
0 | 
| T86 | 
17775 | 
13400 | 
0 | 
0 | 
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
5938 | 
0 | 
0 | 
| T14 | 
61882 | 
3 | 
0 | 
0 | 
| T15 | 
102366 | 
0 | 
0 | 
0 | 
| T17 | 
0 | 
2 | 
0 | 
0 | 
| T19 | 
0 | 
4 | 
0 | 
0 | 
| T40 | 
594954 | 
0 | 
0 | 
0 | 
| T52 | 
0 | 
5 | 
0 | 
0 | 
| T53 | 
0 | 
1 | 
0 | 
0 | 
| T54 | 
0 | 
5 | 
0 | 
0 | 
| T55 | 
0 | 
5 | 
0 | 
0 | 
| T56 | 
0 | 
2 | 
0 | 
0 | 
| T57 | 
43231 | 
0 | 
0 | 
0 | 
| T71 | 
0 | 
2 | 
0 | 
0 | 
| T97 | 
0 | 
1 | 
0 | 
0 | 
| T98 | 
0 | 
2 | 
0 | 
0 | 
| T99 | 
193780 | 
0 | 
0 | 
0 | 
| T100 | 
786100 | 
0 | 
0 | 
0 | 
| T101 | 
92540 | 
0 | 
0 | 
0 | 
| T102 | 
137772 | 
0 | 
0 | 
0 | 
| T103 | 
94922 | 
0 | 
0 | 
0 | 
| T104 | 
459460 | 
0 | 
0 | 
0 | 
| T105 | 
191056 | 
0 | 
0 | 
0 | 
| T109 | 
0 | 
4 | 
0 | 
0 | 
| T148 | 
52528 | 
2 | 
0 | 
0 | 
| T149 | 
112814 | 
4 | 
0 | 
0 | 
| T150 | 
174544 | 
4 | 
0 | 
0 | 
| T386 | 
331457 | 
9 | 
0 | 
0 | 
| T387 | 
638437 | 
9 | 
0 | 
0 | 
| T388 | 
586371 | 
0 | 
0 | 
0 | 
| T389 | 
118388 | 
2 | 
0 | 
0 | 
| T416 | 
0 | 
2 | 
0 | 
0 | 
| T417 | 
133435 | 
2 | 
0 | 
0 | 
| T418 | 
995471 | 
1 | 
0 | 
0 | 
| T419 | 
39658 | 
0 | 
0 | 
0 | 
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
1068650 | 
1054350 | 
0 | 
0 | 
| T2 | 
3307800 | 
3295700 | 
0 | 
0 | 
| T3 | 
23925825 | 
23891375 | 
0 | 
0 | 
| T4 | 
1235125 | 
1216625 | 
0 | 
0 | 
| T5 | 
1760525 | 
1708525 | 
0 | 
0 | 
| T20 | 
10780775 | 
10768475 | 
0 | 
0 | 
| T43 | 
5217600 | 
5193950 | 
0 | 
0 | 
| T84 | 
465750 | 
448300 | 
0 | 
0 | 
| T85 | 
518050 | 
495950 | 
0 | 
0 | 
| T86 | 
1403575 | 
1384050 | 
0 | 
0 |