Line Coverage for Module : 
prim_pulse_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Module : 
prim_pulse_sync
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T16,T63,T64 | 
| 1 | 0 | Covered | T16,T63,T64 | 
| 1 | 1 | Covered | T16,T63,T64 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T16,T63,T64 | 
| 1 | 0 | Covered | T16,T63,T64 | 
| 1 | 1 | Covered | T16,T63,T64 | 
Branch Coverage for Module : 
prim_pulse_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
11459 | 
0 | 
0 | 
| T16 | 
182875 | 
2 | 
0 | 
0 | 
| T55 | 
0 | 
8 | 
0 | 
0 | 
| T56 | 
0 | 
3 | 
0 | 
0 | 
| T57 | 
1978800 | 
4 | 
0 | 
0 | 
| T58 | 
0 | 
2 | 
0 | 
0 | 
| T59 | 
0 | 
7 | 
0 | 
0 | 
| T60 | 
0 | 
7 | 
0 | 
0 | 
| T61 | 
0 | 
4 | 
0 | 
0 | 
| T64 | 
0 | 
4 | 
0 | 
0 | 
| T65 | 
0 | 
2 | 
0 | 
0 | 
| T72 | 
37398 | 
0 | 
0 | 
0 | 
| T102 | 
0 | 
2 | 
0 | 
0 | 
| T103 | 
0 | 
2 | 
0 | 
0 | 
| T105 | 
1011514 | 
0 | 
0 | 
0 | 
| T106 | 
26193 | 
0 | 
0 | 
0 | 
| T107 | 
307586 | 
0 | 
0 | 
0 | 
| T108 | 
59564 | 
0 | 
0 | 
0 | 
| T109 | 
26064 | 
0 | 
0 | 
0 | 
| T110 | 
33073 | 
0 | 
0 | 
0 | 
| T111 | 
65963 | 
0 | 
0 | 
0 | 
| T112 | 
23998 | 
0 | 
0 | 
0 | 
| T113 | 
57789 | 
0 | 
0 | 
0 | 
| T151 | 
0 | 
3 | 
0 | 
0 | 
| T152 | 
0 | 
8 | 
0 | 
0 | 
| T328 | 
318160 | 
0 | 
0 | 
0 | 
| T329 | 
2969928 | 
0 | 
0 | 
0 | 
| T330 | 
340944 | 
0 | 
0 | 
0 | 
| T331 | 
3453704 | 
0 | 
0 | 
0 | 
| T333 | 
503656 | 
0 | 
0 | 
0 | 
| T392 | 
0 | 
6 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
1 | 
0 | 
0 | 
| T395 | 
0 | 
1 | 
0 | 
0 | 
| T401 | 
0 | 
3 | 
0 | 
0 | 
| T418 | 
0 | 
1 | 
0 | 
0 | 
| T419 | 
0 | 
2 | 
0 | 
0 | 
| T420 | 
267488 | 
0 | 
0 | 
0 | 
| T421 | 
528088 | 
0 | 
0 | 
0 | 
| T422 | 
768352 | 
0 | 
0 | 
0 | 
| T423 | 
148888 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
11471 | 
0 | 
0 | 
| T16 | 
351224 | 
2 | 
0 | 
0 | 
| T55 | 
0 | 
9 | 
0 | 
0 | 
| T56 | 
0 | 
4 | 
0 | 
0 | 
| T57 | 
1978800 | 
4 | 
0 | 
0 | 
| T58 | 
0 | 
2 | 
0 | 
0 | 
| T59 | 
0 | 
7 | 
0 | 
0 | 
| T60 | 
0 | 
7 | 
0 | 
0 | 
| T61 | 
0 | 
4 | 
0 | 
0 | 
| T64 | 
0 | 
4 | 
0 | 
0 | 
| T65 | 
0 | 
2 | 
0 | 
0 | 
| T72 | 
656 | 
0 | 
0 | 
0 | 
| T102 | 
0 | 
2 | 
0 | 
0 | 
| T103 | 
0 | 
2 | 
0 | 
0 | 
| T105 | 
1996313 | 
0 | 
0 | 
0 | 
| T106 | 
51267 | 
0 | 
0 | 
0 | 
| T107 | 
606973 | 
0 | 
0 | 
0 | 
| T108 | 
116884 | 
0 | 
0 | 
0 | 
| T109 | 
50898 | 
0 | 
0 | 
0 | 
| T110 | 
64667 | 
0 | 
0 | 
0 | 
| T111 | 
129715 | 
0 | 
0 | 
0 | 
| T112 | 
46877 | 
0 | 
0 | 
0 | 
| T113 | 
112827 | 
0 | 
0 | 
0 | 
| T151 | 
0 | 
3 | 
0 | 
0 | 
| T152 | 
0 | 
8 | 
0 | 
0 | 
| T328 | 
318160 | 
0 | 
0 | 
0 | 
| T329 | 
2969928 | 
0 | 
0 | 
0 | 
| T330 | 
340944 | 
0 | 
0 | 
0 | 
| T331 | 
3453704 | 
0 | 
0 | 
0 | 
| T333 | 
503656 | 
0 | 
0 | 
0 | 
| T392 | 
0 | 
6 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
1 | 
0 | 
0 | 
| T395 | 
0 | 
1 | 
0 | 
0 | 
| T401 | 
0 | 
3 | 
0 | 
0 | 
| T418 | 
0 | 
1 | 
0 | 
0 | 
| T419 | 
0 | 
2 | 
0 | 
0 | 
| T420 | 
267488 | 
0 | 
0 | 
0 | 
| T421 | 
528088 | 
0 | 
0 | 
0 | 
| T422 | 
768352 | 
0 | 
0 | 
0 | 
| T423 | 
148888 | 
0 | 
0 | 
0 |