Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T151,T392 |
1 | 0 | Covered | T57,T151,T392 |
1 | 1 | Covered | T152,T393,T419 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T151,T392 |
1 | 0 | Covered | T152,T393,T419 |
1 | 1 | Covered | T57,T151,T392 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1865172 |
223 |
0 |
0 |
T57 |
2350 |
1 |
0 |
0 |
T151 |
0 |
1 |
0 |
0 |
T152 |
0 |
5 |
0 |
0 |
T328 |
567 |
0 |
0 |
0 |
T329 |
3369 |
0 |
0 |
0 |
T330 |
625 |
0 |
0 |
0 |
T331 |
3952 |
0 |
0 |
0 |
T333 |
749 |
0 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
2 |
0 |
0 |
T420 |
554 |
0 |
0 |
0 |
T421 |
983 |
0 |
0 |
0 |
T422 |
1009 |
0 |
0 |
0 |
T423 |
378 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153604769 |
223 |
0 |
0 |
T57 |
245000 |
1 |
0 |
0 |
T151 |
0 |
1 |
0 |
0 |
T152 |
0 |
5 |
0 |
0 |
T328 |
39203 |
0 |
0 |
0 |
T329 |
367872 |
0 |
0 |
0 |
T330 |
41993 |
0 |
0 |
0 |
T331 |
427761 |
0 |
0 |
0 |
T333 |
62208 |
0 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
2 |
0 |
0 |
T420 |
32882 |
0 |
0 |
0 |
T421 |
65028 |
0 |
0 |
0 |
T422 |
95035 |
0 |
0 |
0 |
T423 |
18233 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T151,T392 |
1 | 0 | Covered | T57,T151,T392 |
1 | 1 | Covered | T152,T393,T419 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T151,T392 |
1 | 0 | Covered | T152,T393,T419 |
1 | 1 | Covered | T57,T151,T392 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153604769 |
223 |
0 |
0 |
T57 |
245000 |
1 |
0 |
0 |
T151 |
0 |
1 |
0 |
0 |
T152 |
0 |
5 |
0 |
0 |
T328 |
39203 |
0 |
0 |
0 |
T329 |
367872 |
0 |
0 |
0 |
T330 |
41993 |
0 |
0 |
0 |
T331 |
427761 |
0 |
0 |
0 |
T333 |
62208 |
0 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
2 |
0 |
0 |
T420 |
32882 |
0 |
0 |
0 |
T421 |
65028 |
0 |
0 |
0 |
T422 |
95035 |
0 |
0 |
0 |
T423 |
18233 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1865172 |
223 |
0 |
0 |
T57 |
2350 |
1 |
0 |
0 |
T151 |
0 |
1 |
0 |
0 |
T152 |
0 |
5 |
0 |
0 |
T328 |
567 |
0 |
0 |
0 |
T329 |
3369 |
0 |
0 |
0 |
T330 |
625 |
0 |
0 |
0 |
T331 |
3952 |
0 |
0 |
0 |
T333 |
749 |
0 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
2 |
0 |
0 |
T420 |
554 |
0 |
0 |
0 |
T421 |
983 |
0 |
0 |
0 |
T422 |
1009 |
0 |
0 |
0 |
T423 |
378 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T151,T392 |
1 | 0 | Covered | T57,T151,T392 |
1 | 1 | Covered | T152,T393,T419 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T151,T392 |
1 | 0 | Covered | T152,T393,T419 |
1 | 1 | Covered | T57,T151,T392 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1865172 |
221 |
0 |
0 |
T57 |
2350 |
1 |
0 |
0 |
T151 |
0 |
1 |
0 |
0 |
T152 |
0 |
2 |
0 |
0 |
T328 |
567 |
0 |
0 |
0 |
T329 |
3369 |
0 |
0 |
0 |
T330 |
625 |
0 |
0 |
0 |
T331 |
3952 |
0 |
0 |
0 |
T333 |
749 |
0 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
2 |
0 |
0 |
T420 |
554 |
0 |
0 |
0 |
T421 |
983 |
0 |
0 |
0 |
T422 |
1009 |
0 |
0 |
0 |
T423 |
378 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153604769 |
221 |
0 |
0 |
T57 |
245000 |
1 |
0 |
0 |
T151 |
0 |
1 |
0 |
0 |
T152 |
0 |
2 |
0 |
0 |
T328 |
39203 |
0 |
0 |
0 |
T329 |
367872 |
0 |
0 |
0 |
T330 |
41993 |
0 |
0 |
0 |
T331 |
427761 |
0 |
0 |
0 |
T333 |
62208 |
0 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
2 |
0 |
0 |
T420 |
32882 |
0 |
0 |
0 |
T421 |
65028 |
0 |
0 |
0 |
T422 |
95035 |
0 |
0 |
0 |
T423 |
18233 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T151,T392 |
1 | 0 | Covered | T57,T151,T392 |
1 | 1 | Covered | T152,T393,T419 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T151,T392 |
1 | 0 | Covered | T152,T393,T419 |
1 | 1 | Covered | T57,T151,T392 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153604769 |
221 |
0 |
0 |
T57 |
245000 |
1 |
0 |
0 |
T151 |
0 |
1 |
0 |
0 |
T152 |
0 |
2 |
0 |
0 |
T328 |
39203 |
0 |
0 |
0 |
T329 |
367872 |
0 |
0 |
0 |
T330 |
41993 |
0 |
0 |
0 |
T331 |
427761 |
0 |
0 |
0 |
T333 |
62208 |
0 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
2 |
0 |
0 |
T420 |
32882 |
0 |
0 |
0 |
T421 |
65028 |
0 |
0 |
0 |
T422 |
95035 |
0 |
0 |
0 |
T423 |
18233 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1865172 |
221 |
0 |
0 |
T57 |
2350 |
1 |
0 |
0 |
T151 |
0 |
1 |
0 |
0 |
T152 |
0 |
2 |
0 |
0 |
T328 |
567 |
0 |
0 |
0 |
T329 |
3369 |
0 |
0 |
0 |
T330 |
625 |
0 |
0 |
0 |
T331 |
3952 |
0 |
0 |
0 |
T333 |
749 |
0 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
2 |
0 |
0 |
T420 |
554 |
0 |
0 |
0 |
T421 |
983 |
0 |
0 |
0 |
T422 |
1009 |
0 |
0 |
0 |
T423 |
378 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T151,T392 |
1 | 0 | Covered | T57,T151,T392 |
1 | 1 | Covered | T393,T419,T390 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T151,T392 |
1 | 0 | Covered | T393,T419,T390 |
1 | 1 | Covered | T57,T151,T392 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1865172 |
239 |
0 |
0 |
T57 |
2350 |
1 |
0 |
0 |
T151 |
0 |
1 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T328 |
567 |
0 |
0 |
0 |
T329 |
3369 |
0 |
0 |
0 |
T330 |
625 |
0 |
0 |
0 |
T331 |
3952 |
0 |
0 |
0 |
T333 |
749 |
0 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
2 |
0 |
0 |
T420 |
554 |
0 |
0 |
0 |
T421 |
983 |
0 |
0 |
0 |
T422 |
1009 |
0 |
0 |
0 |
T423 |
378 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153604769 |
239 |
0 |
0 |
T57 |
245000 |
1 |
0 |
0 |
T151 |
0 |
1 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T328 |
39203 |
0 |
0 |
0 |
T329 |
367872 |
0 |
0 |
0 |
T330 |
41993 |
0 |
0 |
0 |
T331 |
427761 |
0 |
0 |
0 |
T333 |
62208 |
0 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
2 |
0 |
0 |
T420 |
32882 |
0 |
0 |
0 |
T421 |
65028 |
0 |
0 |
0 |
T422 |
95035 |
0 |
0 |
0 |
T423 |
18233 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T151,T392 |
1 | 0 | Covered | T57,T151,T392 |
1 | 1 | Covered | T393,T419,T390 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T151,T392 |
1 | 0 | Covered | T393,T419,T390 |
1 | 1 | Covered | T57,T151,T392 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153604769 |
239 |
0 |
0 |
T57 |
245000 |
1 |
0 |
0 |
T151 |
0 |
1 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T328 |
39203 |
0 |
0 |
0 |
T329 |
367872 |
0 |
0 |
0 |
T330 |
41993 |
0 |
0 |
0 |
T331 |
427761 |
0 |
0 |
0 |
T333 |
62208 |
0 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
2 |
0 |
0 |
T420 |
32882 |
0 |
0 |
0 |
T421 |
65028 |
0 |
0 |
0 |
T422 |
95035 |
0 |
0 |
0 |
T423 |
18233 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1865172 |
239 |
0 |
0 |
T57 |
2350 |
1 |
0 |
0 |
T151 |
0 |
1 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T328 |
567 |
0 |
0 |
0 |
T329 |
3369 |
0 |
0 |
0 |
T330 |
625 |
0 |
0 |
0 |
T331 |
3952 |
0 |
0 |
0 |
T333 |
749 |
0 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
2 |
0 |
0 |
T420 |
554 |
0 |
0 |
0 |
T421 |
983 |
0 |
0 |
0 |
T422 |
1009 |
0 |
0 |
0 |
T423 |
378 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T151,T392 |
1 | 0 | Covered | T57,T151,T392 |
1 | 1 | Covered | T152,T393,T419 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T151,T392 |
1 | 0 | Covered | T152,T393,T419 |
1 | 1 | Covered | T57,T151,T392 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1865172 |
244 |
0 |
0 |
T57 |
2350 |
1 |
0 |
0 |
T151 |
0 |
1 |
0 |
0 |
T152 |
0 |
9 |
0 |
0 |
T328 |
567 |
0 |
0 |
0 |
T329 |
3369 |
0 |
0 |
0 |
T330 |
625 |
0 |
0 |
0 |
T331 |
3952 |
0 |
0 |
0 |
T333 |
749 |
0 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
2 |
0 |
0 |
T420 |
554 |
0 |
0 |
0 |
T421 |
983 |
0 |
0 |
0 |
T422 |
1009 |
0 |
0 |
0 |
T423 |
378 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153604769 |
244 |
0 |
0 |
T57 |
245000 |
1 |
0 |
0 |
T151 |
0 |
1 |
0 |
0 |
T152 |
0 |
9 |
0 |
0 |
T328 |
39203 |
0 |
0 |
0 |
T329 |
367872 |
0 |
0 |
0 |
T330 |
41993 |
0 |
0 |
0 |
T331 |
427761 |
0 |
0 |
0 |
T333 |
62208 |
0 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
2 |
0 |
0 |
T420 |
32882 |
0 |
0 |
0 |
T421 |
65028 |
0 |
0 |
0 |
T422 |
95035 |
0 |
0 |
0 |
T423 |
18233 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T151,T392 |
1 | 0 | Covered | T57,T151,T392 |
1 | 1 | Covered | T152,T393,T419 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T151,T392 |
1 | 0 | Covered | T152,T393,T419 |
1 | 1 | Covered | T57,T151,T392 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153604769 |
244 |
0 |
0 |
T57 |
245000 |
1 |
0 |
0 |
T151 |
0 |
1 |
0 |
0 |
T152 |
0 |
9 |
0 |
0 |
T328 |
39203 |
0 |
0 |
0 |
T329 |
367872 |
0 |
0 |
0 |
T330 |
41993 |
0 |
0 |
0 |
T331 |
427761 |
0 |
0 |
0 |
T333 |
62208 |
0 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
2 |
0 |
0 |
T420 |
32882 |
0 |
0 |
0 |
T421 |
65028 |
0 |
0 |
0 |
T422 |
95035 |
0 |
0 |
0 |
T423 |
18233 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1865172 |
244 |
0 |
0 |
T57 |
2350 |
1 |
0 |
0 |
T151 |
0 |
1 |
0 |
0 |
T152 |
0 |
9 |
0 |
0 |
T328 |
567 |
0 |
0 |
0 |
T329 |
3369 |
0 |
0 |
0 |
T330 |
625 |
0 |
0 |
0 |
T331 |
3952 |
0 |
0 |
0 |
T333 |
749 |
0 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
2 |
0 |
0 |
T420 |
554 |
0 |
0 |
0 |
T421 |
983 |
0 |
0 |
0 |
T422 |
1009 |
0 |
0 |
0 |
T423 |
378 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T151,T392 |
1 | 0 | Covered | T57,T151,T392 |
1 | 1 | Covered | T152,T393,T419 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T151,T392 |
1 | 0 | Covered | T152,T393,T419 |
1 | 1 | Covered | T57,T151,T392 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1865172 |
228 |
0 |
0 |
T57 |
2350 |
1 |
0 |
0 |
T151 |
0 |
1 |
0 |
0 |
T152 |
0 |
7 |
0 |
0 |
T328 |
567 |
0 |
0 |
0 |
T329 |
3369 |
0 |
0 |
0 |
T330 |
625 |
0 |
0 |
0 |
T331 |
3952 |
0 |
0 |
0 |
T333 |
749 |
0 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
2 |
0 |
0 |
T420 |
554 |
0 |
0 |
0 |
T421 |
983 |
0 |
0 |
0 |
T422 |
1009 |
0 |
0 |
0 |
T423 |
378 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153604769 |
228 |
0 |
0 |
T57 |
245000 |
1 |
0 |
0 |
T151 |
0 |
1 |
0 |
0 |
T152 |
0 |
7 |
0 |
0 |
T328 |
39203 |
0 |
0 |
0 |
T329 |
367872 |
0 |
0 |
0 |
T330 |
41993 |
0 |
0 |
0 |
T331 |
427761 |
0 |
0 |
0 |
T333 |
62208 |
0 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
2 |
0 |
0 |
T420 |
32882 |
0 |
0 |
0 |
T421 |
65028 |
0 |
0 |
0 |
T422 |
95035 |
0 |
0 |
0 |
T423 |
18233 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T151,T392 |
1 | 0 | Covered | T57,T151,T392 |
1 | 1 | Covered | T152,T393,T419 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T151,T392 |
1 | 0 | Covered | T152,T393,T419 |
1 | 1 | Covered | T57,T151,T392 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153604769 |
228 |
0 |
0 |
T57 |
245000 |
1 |
0 |
0 |
T151 |
0 |
1 |
0 |
0 |
T152 |
0 |
7 |
0 |
0 |
T328 |
39203 |
0 |
0 |
0 |
T329 |
367872 |
0 |
0 |
0 |
T330 |
41993 |
0 |
0 |
0 |
T331 |
427761 |
0 |
0 |
0 |
T333 |
62208 |
0 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
2 |
0 |
0 |
T420 |
32882 |
0 |
0 |
0 |
T421 |
65028 |
0 |
0 |
0 |
T422 |
95035 |
0 |
0 |
0 |
T423 |
18233 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1865172 |
228 |
0 |
0 |
T57 |
2350 |
1 |
0 |
0 |
T151 |
0 |
1 |
0 |
0 |
T152 |
0 |
7 |
0 |
0 |
T328 |
567 |
0 |
0 |
0 |
T329 |
3369 |
0 |
0 |
0 |
T330 |
625 |
0 |
0 |
0 |
T331 |
3952 |
0 |
0 |
0 |
T333 |
749 |
0 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
2 |
0 |
0 |
T420 |
554 |
0 |
0 |
0 |
T421 |
983 |
0 |
0 |
0 |
T422 |
1009 |
0 |
0 |
0 |
T423 |
378 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T16,T64,T65 |
1 | 0 | Covered | T16,T64,T65 |
1 | 1 | Covered | T16,T64,T65 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T16,T64,T65 |
1 | 0 | Covered | T16,T64,T65 |
1 | 1 | Covered | T16,T64,T65 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1865172 |
271 |
0 |
0 |
T16 |
4842 |
2 |
0 |
0 |
T55 |
0 |
6 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T64 |
0 |
4 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T102 |
0 |
2 |
0 |
0 |
T103 |
0 |
2 |
0 |
0 |
T105 |
8905 |
0 |
0 |
0 |
T106 |
373 |
0 |
0 |
0 |
T107 |
2733 |
0 |
0 |
0 |
T108 |
748 |
0 |
0 |
0 |
T109 |
410 |
0 |
0 |
0 |
T110 |
493 |
0 |
0 |
0 |
T111 |
737 |
0 |
0 |
0 |
T112 |
373 |
0 |
0 |
0 |
T113 |
917 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153604769 |
274 |
0 |
0 |
T16 |
173191 |
2 |
0 |
0 |
T55 |
0 |
7 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T64 |
0 |
4 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T102 |
0 |
2 |
0 |
0 |
T103 |
0 |
2 |
0 |
0 |
T105 |
993704 |
0 |
0 |
0 |
T106 |
25447 |
0 |
0 |
0 |
T107 |
302120 |
0 |
0 |
0 |
T108 |
58068 |
0 |
0 |
0 |
T109 |
25244 |
0 |
0 |
0 |
T110 |
32087 |
0 |
0 |
0 |
T111 |
64489 |
0 |
0 |
0 |
T112 |
23252 |
0 |
0 |
0 |
T113 |
55955 |
0 |
0 |
0 |