Line Coverage for Module :
pinmux_wkup
| Line No. | Total | Covered | Percent |
| TOTAL | | 19 | 15 | 78.95 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 46 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 50 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 52 | 1 | 1 | 100.00 |
| ALWAYS | 55 | 10 | 6 | 60.00 |
| ALWAYS | 82 | 5 | 5 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv' or '../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 45 |
1 |
1 |
| 46 |
1 |
1 |
| 50 |
1 |
1 |
| 52 |
1 |
1 |
| 55 |
1 |
1 |
| 56 |
1 |
1 |
| 57 |
1 |
1 |
| 58 |
1 |
1 |
| 60 |
1 |
1 |
| 63 |
1 |
1 |
| 66 |
0 |
1 |
| 67 |
0 |
1 |
| 70 |
0 |
1 |
| 71 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 82 |
1 |
1 |
| 83 |
1 |
1 |
| 84 |
1 |
1 |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
Cond Coverage for Module :
pinmux_wkup
| Total | Covered | Percent |
| Conditions | 13 | 12 | 92.31 |
| Logical | 13 | 12 | 92.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 45
EXPRESSION (((~filter_out_d)) & filter_out_q)
--------1-------- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T29,T67,T73 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T29,T67,T68 |
LINE 46
EXPRESSION (filter_out_d & ((~filter_out_q)))
------1----- --------2--------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T29,T67,T73 |
| 1 | 1 | Covered | T29,T67,T73 |
LINE 50
EXPRESSION (cnt_eq_th ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : '0))
----1----
| -1- | Status | Tests |
| 0 | Covered | T10,T175,T176 |
| 1 | Covered | T1,T2,T3 |
LINE 50
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : '0)
---1--
| -1- | Status | Tests |
| 0 | Covered | T10,T175,T176 |
| 1 | Not Covered | |
LINE 63
EXPRESSION (rising | falling)
---1-- ---2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T67,T68,T71 |
| 0 | 1 | Covered | T67,T68,T71 |
| 1 | 0 | Covered | T67,T68,T71 |
Branch Coverage for Module :
pinmux_wkup
| Line No. | Total | Covered | Percent |
| Branches |
|
11 |
8 |
72.73 |
| TERNARY |
50 |
3 |
2 |
66.67 |
| IF |
57 |
6 |
4 |
66.67 |
| IF |
82 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv' or '../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 50 (cnt_eq_th) ?
-2-: 50 (cnt_en) ?
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Not Covered |
|
| 0 |
0 |
Covered |
T10,T175,T176 |
LineNo. Expression
-1-: 57 if (wkup_en_i)
-2-: 58 case (wkup_mode_i)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
Negedge |
Covered |
T67,T68,T71 |
| 1 |
Edge |
Covered |
T67,T68,T71 |
| 1 |
HighTimed |
Not Covered |
|
| 1 |
LowTimed |
Not Covered |
|
| 1 |
default |
Covered |
T29,T73,T34 |
| 0 |
- |
Covered |
T67,T73,T68 |
LineNo. Expression
-1-: 82 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.gen_wkup_detect[2].u_pinmux_wkup
| Line No. | Total | Covered | Percent |
| TOTAL | | 19 | 5 | 26.32 |
| CONT_ASSIGN | 45 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 46 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 50 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 52 | 1 | 0 | 0.00 |
| ALWAYS | 55 | 10 | 0 | 0.00 |
| ALWAYS | 82 | 5 | 5 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv' or '../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 45 |
0 |
1 |
| 46 |
0 |
1 |
| 50 |
0 |
1 |
| 52 |
0 |
1 |
| 55 |
0 |
1 |
| 56 |
0 |
1 |
| 57 |
0 |
1 |
| 58 |
0 |
1 |
| 60 |
0 |
1 |
| 63 |
0 |
1 |
| 66 |
0 |
1 |
| 67 |
0 |
1 |
| 70 |
0 |
1 |
| 71 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
| 82 |
1 |
1 |
| 83 |
1 |
1 |
| 84 |
1 |
1 |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.gen_wkup_detect[2].u_pinmux_wkup
| Total | Covered | Percent |
| Conditions | 13 | 3 | 23.08 |
| Logical | 13 | 3 | 23.08 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 45
EXPRESSION (((~filter_out_d)) & filter_out_q)
--------1-------- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Not Covered | |
LINE 46
EXPRESSION (filter_out_d & ((~filter_out_q)))
------1----- --------2--------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 50
EXPRESSION (cnt_eq_th ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : '0))
----1----
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
LINE 50
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : '0)
---1--
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
LINE 63
EXPRESSION (rising | falling)
---1-- ---2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Not Covered | |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.gen_wkup_detect[2].u_pinmux_wkup
| Line No. | Total | Covered | Percent |
| Branches |
|
11 |
3 |
27.27 |
| TERNARY |
50 |
3 |
1 |
33.33 |
| IF |
57 |
6 |
0 |
0.00 |
| IF |
82 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv' or '../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 50 (cnt_eq_th) ?
-2-: 50 (cnt_en) ?
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Not Covered |
|
| 0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 57 if (wkup_en_i)
-2-: 58 case (wkup_mode_i)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
Negedge |
Not Covered |
|
| 1 |
Edge |
Not Covered |
|
| 1 |
HighTimed |
Not Covered |
|
| 1 |
LowTimed |
Not Covered |
|
| 1 |
default |
Not Covered |
|
| 0 |
- |
Not Covered |
|
LineNo. Expression
-1-: 82 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.gen_wkup_detect[4].u_pinmux_wkup
| Line No. | Total | Covered | Percent |
| TOTAL | | 19 | 5 | 26.32 |
| CONT_ASSIGN | 45 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 46 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 50 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 52 | 1 | 0 | 0.00 |
| ALWAYS | 55 | 10 | 0 | 0.00 |
| ALWAYS | 82 | 5 | 5 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv' or '../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 45 |
0 |
1 |
| 46 |
0 |
1 |
| 50 |
0 |
1 |
| 52 |
0 |
1 |
| 55 |
0 |
1 |
| 56 |
0 |
1 |
| 57 |
0 |
1 |
| 58 |
0 |
1 |
| 60 |
0 |
1 |
| 63 |
0 |
1 |
| 66 |
0 |
1 |
| 67 |
0 |
1 |
| 70 |
0 |
1 |
| 71 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
| 82 |
1 |
1 |
| 83 |
1 |
1 |
| 84 |
1 |
1 |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.gen_wkup_detect[4].u_pinmux_wkup
| Total | Covered | Percent |
| Conditions | 13 | 3 | 23.08 |
| Logical | 13 | 3 | 23.08 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 45
EXPRESSION (((~filter_out_d)) & filter_out_q)
--------1-------- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Not Covered | |
LINE 46
EXPRESSION (filter_out_d & ((~filter_out_q)))
------1----- --------2--------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 50
EXPRESSION (cnt_eq_th ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : '0))
----1----
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
LINE 50
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : '0)
---1--
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
LINE 63
EXPRESSION (rising | falling)
---1-- ---2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Not Covered | |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.gen_wkup_detect[4].u_pinmux_wkup
| Line No. | Total | Covered | Percent |
| Branches |
|
11 |
3 |
27.27 |
| TERNARY |
50 |
3 |
1 |
33.33 |
| IF |
57 |
6 |
0 |
0.00 |
| IF |
82 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv' or '../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 50 (cnt_eq_th) ?
-2-: 50 (cnt_en) ?
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Not Covered |
|
| 0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 57 if (wkup_en_i)
-2-: 58 case (wkup_mode_i)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
Negedge |
Not Covered |
|
| 1 |
Edge |
Not Covered |
|
| 1 |
HighTimed |
Not Covered |
|
| 1 |
LowTimed |
Not Covered |
|
| 1 |
default |
Not Covered |
|
| 0 |
- |
Not Covered |
|
LineNo. Expression
-1-: 82 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.gen_wkup_detect[6].u_pinmux_wkup
| Line No. | Total | Covered | Percent |
| TOTAL | | 19 | 5 | 26.32 |
| CONT_ASSIGN | 45 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 46 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 50 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 52 | 1 | 0 | 0.00 |
| ALWAYS | 55 | 10 | 0 | 0.00 |
| ALWAYS | 82 | 5 | 5 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv' or '../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 45 |
0 |
1 |
| 46 |
0 |
1 |
| 50 |
0 |
1 |
| 52 |
0 |
1 |
| 55 |
0 |
1 |
| 56 |
0 |
1 |
| 57 |
0 |
1 |
| 58 |
0 |
1 |
| 60 |
0 |
1 |
| 63 |
0 |
1 |
| 66 |
0 |
1 |
| 67 |
0 |
1 |
| 70 |
0 |
1 |
| 71 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
| 82 |
1 |
1 |
| 83 |
1 |
1 |
| 84 |
1 |
1 |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.gen_wkup_detect[6].u_pinmux_wkup
| Total | Covered | Percent |
| Conditions | 13 | 3 | 23.08 |
| Logical | 13 | 3 | 23.08 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 45
EXPRESSION (((~filter_out_d)) & filter_out_q)
--------1-------- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Not Covered | |
LINE 46
EXPRESSION (filter_out_d & ((~filter_out_q)))
------1----- --------2--------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 50
EXPRESSION (cnt_eq_th ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : '0))
----1----
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
LINE 50
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : '0)
---1--
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
LINE 63
EXPRESSION (rising | falling)
---1-- ---2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Not Covered | |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.gen_wkup_detect[6].u_pinmux_wkup
| Line No. | Total | Covered | Percent |
| Branches |
|
11 |
3 |
27.27 |
| TERNARY |
50 |
3 |
1 |
33.33 |
| IF |
57 |
6 |
0 |
0.00 |
| IF |
82 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv' or '../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 50 (cnt_eq_th) ?
-2-: 50 (cnt_en) ?
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Not Covered |
|
| 0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 57 if (wkup_en_i)
-2-: 58 case (wkup_mode_i)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
Negedge |
Not Covered |
|
| 1 |
Edge |
Not Covered |
|
| 1 |
HighTimed |
Not Covered |
|
| 1 |
LowTimed |
Not Covered |
|
| 1 |
default |
Not Covered |
|
| 0 |
- |
Not Covered |
|
LineNo. Expression
-1-: 82 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.gen_wkup_detect[7].u_pinmux_wkup
| Line No. | Total | Covered | Percent |
| TOTAL | | 19 | 5 | 26.32 |
| CONT_ASSIGN | 45 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 46 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 50 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 52 | 1 | 0 | 0.00 |
| ALWAYS | 55 | 10 | 0 | 0.00 |
| ALWAYS | 82 | 5 | 5 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv' or '../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 45 |
0 |
1 |
| 46 |
0 |
1 |
| 50 |
0 |
1 |
| 52 |
0 |
1 |
| 55 |
0 |
1 |
| 56 |
0 |
1 |
| 57 |
0 |
1 |
| 58 |
0 |
1 |
| 60 |
0 |
1 |
| 63 |
0 |
1 |
| 66 |
0 |
1 |
| 67 |
0 |
1 |
| 70 |
0 |
1 |
| 71 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
| 82 |
1 |
1 |
| 83 |
1 |
1 |
| 84 |
1 |
1 |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.gen_wkup_detect[7].u_pinmux_wkup
| Total | Covered | Percent |
| Conditions | 13 | 3 | 23.08 |
| Logical | 13 | 3 | 23.08 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 45
EXPRESSION (((~filter_out_d)) & filter_out_q)
--------1-------- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Not Covered | |
LINE 46
EXPRESSION (filter_out_d & ((~filter_out_q)))
------1----- --------2--------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 50
EXPRESSION (cnt_eq_th ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : '0))
----1----
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
LINE 50
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : '0)
---1--
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
LINE 63
EXPRESSION (rising | falling)
---1-- ---2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Not Covered | |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.gen_wkup_detect[7].u_pinmux_wkup
| Line No. | Total | Covered | Percent |
| Branches |
|
11 |
3 |
27.27 |
| TERNARY |
50 |
3 |
1 |
33.33 |
| IF |
57 |
6 |
0 |
0.00 |
| IF |
82 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv' or '../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 50 (cnt_eq_th) ?
-2-: 50 (cnt_en) ?
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Not Covered |
|
| 0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 57 if (wkup_en_i)
-2-: 58 case (wkup_mode_i)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
Negedge |
Not Covered |
|
| 1 |
Edge |
Not Covered |
|
| 1 |
HighTimed |
Not Covered |
|
| 1 |
LowTimed |
Not Covered |
|
| 1 |
default |
Not Covered |
|
| 0 |
- |
Not Covered |
|
LineNo. Expression
-1-: 82 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.gen_wkup_detect[3].u_pinmux_wkup
| Line No. | Total | Covered | Percent |
| TOTAL | | 19 | 11 | 57.89 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 46 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 50 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 52 | 1 | 0 | 0.00 |
| ALWAYS | 55 | 10 | 4 | 40.00 |
| ALWAYS | 82 | 5 | 5 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv' or '../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 45 |
1 |
1 |
| 46 |
1 |
1 |
| 50 |
0 |
1 |
| 52 |
0 |
1 |
| 55 |
1 |
1 |
| 56 |
1 |
1 |
| 57 |
1 |
1 |
| 58 |
1 |
1 |
| 60 |
0 |
1 |
| 63 |
0 |
1 |
| 66 |
0 |
1 |
| 67 |
0 |
1 |
| 70 |
0 |
1 |
| 71 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 82 |
1 |
1 |
| 83 |
1 |
1 |
| 84 |
1 |
1 |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.gen_wkup_detect[3].u_pinmux_wkup
| Total | Covered | Percent |
| Conditions | 13 | 6 | 46.15 |
| Logical | 13 | 6 | 46.15 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 45
EXPRESSION (((~filter_out_d)) & filter_out_q)
--------1-------- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T72 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Not Covered | |
LINE 46
EXPRESSION (filter_out_d & ((~filter_out_q)))
------1----- --------2--------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T72 |
| 1 | 1 | Covered | T72 |
LINE 50
EXPRESSION (cnt_eq_th ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : '0))
----1----
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
LINE 50
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : '0)
---1--
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
LINE 63
EXPRESSION (rising | falling)
---1-- ---2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Not Covered | |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.gen_wkup_detect[3].u_pinmux_wkup
| Line No. | Total | Covered | Percent |
| Branches |
|
11 |
5 |
45.45 |
| TERNARY |
50 |
3 |
1 |
33.33 |
| IF |
57 |
6 |
2 |
33.33 |
| IF |
82 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv' or '../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 50 (cnt_eq_th) ?
-2-: 50 (cnt_en) ?
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Not Covered |
|
| 0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 57 if (wkup_en_i)
-2-: 58 case (wkup_mode_i)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
Negedge |
Not Covered |
|
| 1 |
Edge |
Not Covered |
|
| 1 |
HighTimed |
Not Covered |
|
| 1 |
LowTimed |
Not Covered |
|
| 1 |
default |
Covered |
T72 |
| 0 |
- |
Covered |
T72 |
LineNo. Expression
-1-: 82 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.gen_wkup_detect[5].u_pinmux_wkup
| Line No. | Total | Covered | Percent |
| TOTAL | | 19 | 11 | 57.89 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 46 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 50 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 52 | 1 | 0 | 0.00 |
| ALWAYS | 55 | 10 | 4 | 40.00 |
| ALWAYS | 82 | 5 | 5 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv' or '../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 45 |
1 |
1 |
| 46 |
1 |
1 |
| 50 |
0 |
1 |
| 52 |
0 |
1 |
| 55 |
1 |
1 |
| 56 |
1 |
1 |
| 57 |
1 |
1 |
| 58 |
1 |
1 |
| 60 |
0 |
1 |
| 63 |
0 |
1 |
| 66 |
0 |
1 |
| 67 |
0 |
1 |
| 70 |
0 |
1 |
| 71 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 82 |
1 |
1 |
| 83 |
1 |
1 |
| 84 |
1 |
1 |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.gen_wkup_detect[5].u_pinmux_wkup
| Total | Covered | Percent |
| Conditions | 13 | 7 | 53.85 |
| Logical | 13 | 7 | 53.85 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 45
EXPRESSION (((~filter_out_d)) & filter_out_q)
--------1-------- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T73,T34,T75 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T34,T75,T87 |
LINE 46
EXPRESSION (filter_out_d & ((~filter_out_q)))
------1----- --------2--------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T73,T34,T75 |
| 1 | 1 | Covered | T73,T34,T75 |
LINE 50
EXPRESSION (cnt_eq_th ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : '0))
----1----
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
LINE 50
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : '0)
---1--
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
LINE 63
EXPRESSION (rising | falling)
---1-- ---2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Not Covered | |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.gen_wkup_detect[5].u_pinmux_wkup
| Line No. | Total | Covered | Percent |
| Branches |
|
11 |
5 |
45.45 |
| TERNARY |
50 |
3 |
1 |
33.33 |
| IF |
57 |
6 |
2 |
33.33 |
| IF |
82 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv' or '../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 50 (cnt_eq_th) ?
-2-: 50 (cnt_en) ?
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Not Covered |
|
| 0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 57 if (wkup_en_i)
-2-: 58 case (wkup_mode_i)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
Negedge |
Not Covered |
|
| 1 |
Edge |
Not Covered |
|
| 1 |
HighTimed |
Not Covered |
|
| 1 |
LowTimed |
Not Covered |
|
| 1 |
default |
Covered |
T73,T34,T75 |
| 0 |
- |
Covered |
T73,T34,T177 |
LineNo. Expression
-1-: 82 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.gen_wkup_detect[1].u_pinmux_wkup
| Line No. | Total | Covered | Percent |
| TOTAL | | 19 | 13 | 68.42 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 46 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 50 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 52 | 1 | 1 | 100.00 |
| ALWAYS | 55 | 10 | 4 | 40.00 |
| ALWAYS | 82 | 5 | 5 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv' or '../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 45 |
1 |
1 |
| 46 |
1 |
1 |
| 50 |
1 |
1 |
| 52 |
1 |
1 |
| 55 |
1 |
1 |
| 56 |
1 |
1 |
| 57 |
1 |
1 |
| 58 |
1 |
1 |
| 60 |
0 |
1 |
| 63 |
0 |
1 |
| 66 |
0 |
1 |
| 67 |
0 |
1 |
| 70 |
0 |
1 |
| 71 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 82 |
1 |
1 |
| 83 |
1 |
1 |
| 84 |
1 |
1 |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.gen_wkup_detect[1].u_pinmux_wkup
| Total | Covered | Percent |
| Conditions | 13 | 9 | 69.23 |
| Logical | 13 | 9 | 69.23 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 45
EXPRESSION (((~filter_out_d)) & filter_out_q)
--------1-------- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T178 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T178 |
LINE 46
EXPRESSION (filter_out_d & ((~filter_out_q)))
------1----- --------2--------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T178 |
| 1 | 1 | Covered | T178 |
LINE 50
EXPRESSION (cnt_eq_th ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : '0))
----1----
| -1- | Status | Tests |
| 0 | Covered | T10,T175,T176 |
| 1 | Covered | T1,T2,T3 |
LINE 50
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : '0)
---1--
| -1- | Status | Tests |
| 0 | Covered | T10,T175,T176 |
| 1 | Not Covered | |
LINE 63
EXPRESSION (rising | falling)
---1-- ---2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Not Covered | |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.gen_wkup_detect[1].u_pinmux_wkup
| Line No. | Total | Covered | Percent |
| Branches |
|
11 |
6 |
54.55 |
| TERNARY |
50 |
3 |
2 |
66.67 |
| IF |
57 |
6 |
2 |
33.33 |
| IF |
82 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv' or '../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 50 (cnt_eq_th) ?
-2-: 50 (cnt_en) ?
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Not Covered |
|
| 0 |
0 |
Covered |
T10,T175,T176 |
LineNo. Expression
-1-: 57 if (wkup_en_i)
-2-: 58 case (wkup_mode_i)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
Negedge |
Not Covered |
|
| 1 |
Edge |
Not Covered |
|
| 1 |
HighTimed |
Not Covered |
|
| 1 |
LowTimed |
Not Covered |
|
| 1 |
default |
Covered |
T178 |
| 0 |
- |
Covered |
T10,T175,T176 |
LineNo. Expression
-1-: 82 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.gen_wkup_detect[0].u_pinmux_wkup
| Line No. | Total | Covered | Percent |
| TOTAL | | 19 | 13 | 68.42 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 46 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 50 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 52 | 1 | 0 | 0.00 |
| ALWAYS | 55 | 10 | 6 | 60.00 |
| ALWAYS | 82 | 5 | 5 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv' or '../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 45 |
1 |
1 |
| 46 |
1 |
1 |
| 50 |
0 |
1 |
| 52 |
0 |
1 |
| 55 |
1 |
1 |
| 56 |
1 |
1 |
| 57 |
1 |
1 |
| 58 |
1 |
1 |
| 60 |
1 |
1 |
| 63 |
1 |
1 |
| 66 |
0 |
1 |
| 67 |
0 |
1 |
| 70 |
0 |
1 |
| 71 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 82 |
1 |
1 |
| 83 |
1 |
1 |
| 84 |
1 |
1 |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.gen_wkup_detect[0].u_pinmux_wkup
| Total | Covered | Percent |
| Conditions | 13 | 10 | 76.92 |
| Logical | 13 | 10 | 76.92 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 45
EXPRESSION (((~filter_out_d)) & filter_out_q)
--------1-------- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T29,T67,T68 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T29,T67,T68 |
LINE 46
EXPRESSION (filter_out_d & ((~filter_out_q)))
------1----- --------2--------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T29,T67,T68 |
| 1 | 1 | Covered | T29,T67,T68 |
LINE 50
EXPRESSION (cnt_eq_th ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : '0))
----1----
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
LINE 50
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : '0)
---1--
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
LINE 63
EXPRESSION (rising | falling)
---1-- ---2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T67,T68,T71 |
| 0 | 1 | Covered | T67,T68,T71 |
| 1 | 0 | Covered | T67,T68,T71 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.gen_wkup_detect[0].u_pinmux_wkup
| Line No. | Total | Covered | Percent |
| Branches |
|
11 |
7 |
63.64 |
| TERNARY |
50 |
3 |
1 |
33.33 |
| IF |
57 |
6 |
4 |
66.67 |
| IF |
82 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv' or '../src/lowrisc_ip_pinmux_component_0.1/rtl/pinmux_wkup.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 50 (cnt_eq_th) ?
-2-: 50 (cnt_en) ?
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Not Covered |
|
| 0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 57 if (wkup_en_i)
-2-: 58 case (wkup_mode_i)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
Negedge |
Covered |
T67,T68,T71 |
| 1 |
Edge |
Covered |
T67,T68,T71 |
| 1 |
HighTimed |
Not Covered |
|
| 1 |
LowTimed |
Not Covered |
|
| 1 |
default |
Covered |
T29,T70,T69 |
| 0 |
- |
Covered |
T67,T68,T71 |
LineNo. Expression
-1-: 82 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |