Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_i2c0

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.10 93.10


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.10 93.10


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.94 92.47 89.34 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_i2c1

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.14 93.14


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.14 93.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.94 92.47 89.34 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_i2c2

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.14 93.14


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.14 93.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.94 92.47 89.34 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Toggle Coverage for Module : i2c
TotalCoveredPercent
Totals 54 48 88.89
Total Bits 352 328 93.18
Total Bits 0->1 176 164 93.18
Total Bits 1->0 176 164 93.18

Ports 54 48 88.89
Port Bits 352 328 93.18
Port Bits 0->1 176 164 93.18
Port Bits 1->0 176 164 93.18

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T37,T24,T32 Yes T1,T2,T3 INPUT
ram_cfg_i.rf_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.rf_cfg.cfg_en No No No INPUT
ram_cfg_i.rf_cfg.test No No No INPUT
ram_cfg_i.ram_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.ram_cfg.cfg_en No No No INPUT
ram_cfg_i.ram_cfg.test No No No INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T55,T30,T31 Yes T55,T30,T31 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T55,T30,T31 Yes T55,T30,T31 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[6:0] Yes Yes *T91,*T92,*T93 Yes T91,T92,T93 INPUT
tl_i.a_address[15:7] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17:16] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[19] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:20] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T36,*T94,*T95 Yes T36,T94,T95 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T91,T92,T93 Yes T91,T92,T93 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T36,T95,T96 Yes T36,T95,T96 INPUT
tl_i.a_valid Yes Yes T55,T30,T31 Yes T55,T30,T31 INPUT
tl_o.a_ready Yes Yes T55,T30,T31 Yes T55,T30,T31 OUTPUT
tl_o.d_error Yes Yes T91,T92,T93 Yes T91,T92,T93 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T55,T30,T31 Yes T55,T30,T31 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T55,T30,T31 Yes T55,T30,T31 OUTPUT
tl_o.d_data[31:0] Yes Yes T55,T30,T31 Yes T55,T30,T31 OUTPUT
tl_o.d_sink Yes Yes T91,T92,T93 Yes T91,T92,T93 OUTPUT
tl_o.d_source[5:0] Yes Yes *T91,*T93,*T98 Yes T91,T92,T93 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T91,T92,T93 Yes T91,T92,T93 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T55,*T30,*T31 Yes T55,T30,T31 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T55,T30,T31 Yes T55,T30,T31 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T74,T99,T101 Yes T74,T99,T101 INPUT
alert_rx_i[0].ping_n Yes Yes T99,T101,T232 Yes T99,T101,T232 INPUT
alert_rx_i[0].ping_p Yes Yes T99,T101,T232 Yes T99,T101,T232 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T74,T99,T101 Yes T74,T99,T101 OUTPUT
cio_scl_i Yes Yes T55,T30,T31 Yes T55,T30,T31 INPUT
cio_scl_o Unreachable Unreachable Unreachable OUTPUT
cio_scl_en_o Yes Yes T55,T30,T31 Yes T55,T30,T31 OUTPUT
cio_sda_i Yes Yes T55,T30,T31 Yes T55,T30,T31 INPUT
cio_sda_o Unreachable Unreachable Unreachable OUTPUT
cio_sda_en_o Yes Yes T55,T30,T31 Yes T55,T30,T31 OUTPUT
intr_fmt_threshold_o Yes Yes T55,T30,T31 Yes T55,T30,T31 OUTPUT
intr_rx_threshold_o Yes Yes T55,T30,T31 Yes T55,T30,T31 OUTPUT
intr_acq_threshold_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_rx_overflow_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_controller_halt_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_scl_interference_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_sda_interference_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_stretch_timeout_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_sda_unstable_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_cmd_complete_o Yes Yes T55,T30,T31 Yes T55,T30,T31 OUTPUT
intr_tx_stretch_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_tx_threshold_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_acq_stretch_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_unexp_stop_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_host_timeout_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_i2c0
TotalCoveredPercent
Totals 54 48 88.89
Total Bits 348 324 93.10
Total Bits 0->1 174 162 93.10
Total Bits 1->0 174 162 93.10

Ports 54 48 88.89
Port Bits 348 324 93.10
Port Bits 0->1 174 162 93.10
Port Bits 1->0 174 162 93.10

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T37,T24,T32 Yes T1,T2,T3 INPUT
ram_cfg_i.rf_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.rf_cfg.cfg_en No No No INPUT
ram_cfg_i.rf_cfg.test No No No INPUT
ram_cfg_i.ram_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.ram_cfg.cfg_en No No No INPUT
ram_cfg_i.ram_cfg.test No No No INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T55,T56,T402 Yes T55,T56,T402 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T55,T56,T402 Yes T55,T56,T402 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[6:0] Yes Yes *T91,*T92,*T93 Yes T91,T92,T93 INPUT
tl_i.a_address[18:7] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[19] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:20] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T36,*T94,*T95 Yes T36,T94,T95 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T91,T92,T93 Yes T91,T92,T93 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T36,T95,T96 Yes T36,T95,T96 INPUT
tl_i.a_valid Yes Yes T55,T56,T402 Yes T55,T56,T402 INPUT
tl_o.a_ready Yes Yes T55,T56,T402 Yes T55,T56,T402 OUTPUT
tl_o.d_error Yes Yes T91,T93,T98 Yes T91,T93,T97 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T55,T56,T340 Yes T55,T56,T340 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T55,T56,T402 Yes T55,T56,T402 OUTPUT
tl_o.d_data[31:0] Yes Yes T55,T56,T402 Yes T55,T56,T402 OUTPUT
tl_o.d_sink Yes Yes T91,T92,T93 Yes T91,T92,T93 OUTPUT
tl_o.d_source[5:0] Yes Yes *T93,*T97,*T409 Yes T91,T92,T93 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T91,T93,T98 Yes T91,T93,T98 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T55,*T56,*T402 Yes T55,T56,T402 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T55,T56,T402 Yes T55,T56,T402 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T74,T99,T101 Yes T74,T99,T101 INPUT
alert_rx_i[0].ping_n Yes Yes T99,T101,T232 Yes T99,T101,T232 INPUT
alert_rx_i[0].ping_p Yes Yes T99,T101,T232 Yes T99,T101,T232 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T74,T99,T101 Yes T74,T99,T101 OUTPUT
cio_scl_i Yes Yes T55,T56,T12 Yes T55,T56,T12 INPUT
cio_scl_o Unreachable Unreachable Unreachable OUTPUT
cio_scl_en_o Yes Yes T55,T12,T134 Yes T55,T12,T134 OUTPUT
cio_sda_i Yes Yes T55,T56,T12 Yes T55,T56,T12 INPUT
cio_sda_o Unreachable Unreachable Unreachable OUTPUT
cio_sda_en_o Yes Yes T55,T56,T12 Yes T55,T56,T12 OUTPUT
intr_fmt_threshold_o Yes Yes T55,T340,T134 Yes T55,T340,T134 OUTPUT
intr_rx_threshold_o Yes Yes T55,T340,T134 Yes T55,T340,T134 OUTPUT
intr_acq_threshold_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_rx_overflow_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_controller_halt_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_scl_interference_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_sda_interference_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_stretch_timeout_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_sda_unstable_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_cmd_complete_o Yes Yes T55,T56,T340 Yes T55,T56,T340 OUTPUT
intr_tx_stretch_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_tx_threshold_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_acq_stretch_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_unexp_stop_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_host_timeout_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_i2c1
TotalCoveredPercent
Totals 54 48 88.89
Total Bits 350 326 93.14
Total Bits 0->1 175 163 93.14
Total Bits 1->0 175 163 93.14

Ports 54 48 88.89
Port Bits 350 326 93.14
Port Bits 0->1 175 163 93.14
Port Bits 1->0 175 163 93.14

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T37,T24,T32 Yes T1,T2,T3 INPUT
ram_cfg_i.rf_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.rf_cfg.cfg_en No No No INPUT
ram_cfg_i.rf_cfg.test No No No INPUT
ram_cfg_i.ram_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.ram_cfg.cfg_en No No No INPUT
ram_cfg_i.ram_cfg.test No No No INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T30,T402,T340 Yes T30,T402,T340 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T30,T402,T340 Yes T30,T402,T340 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[6:0] Yes Yes *T91,*T92,*T93 Yes T91,T92,T93 INPUT
tl_i.a_address[15:7] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[16] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[18:17] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[19] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:20] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T36,*T94,*T95 Yes T36,T94,T95 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T91,T92,T93 Yes T91,T92,T93 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T36,T95,T96 Yes T36,T95,T96 INPUT
tl_i.a_valid Yes Yes T30,T402,T74 Yes T30,T402,T74 INPUT
tl_o.a_ready Yes Yes T30,T402,T74 Yes T30,T402,T74 OUTPUT
tl_o.d_error Yes Yes T91,T92,T93 Yes T91,T92,T93 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T30,T340,T12 Yes T30,T340,T12 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T30,T402,T270 Yes T30,T402,T74 OUTPUT
tl_o.d_data[31:0] Yes Yes T30,T402,T270 Yes T30,T402,T74 OUTPUT
tl_o.d_sink Yes Yes T91,T92,T93 Yes T91,T92,T93 OUTPUT
tl_o.d_source[5:0] Yes Yes *T91,*T93,*T98 Yes T91,T92,T93 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T91,T92,T93 Yes T91,T92,T93 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T30,*T402,*T340 Yes T30,T402,T340 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T30,T402,T74 Yes T30,T402,T74 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T74,T99,T101 Yes T74,T99,T101 INPUT
alert_rx_i[0].ping_n Yes Yes T99,T101,T232 Yes T99,T101,T232 INPUT
alert_rx_i[0].ping_p Yes Yes T99,T101,T232 Yes T99,T101,T232 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T74,T99,T101 Yes T74,T99,T101 OUTPUT
cio_scl_i Yes Yes T30,T12,T57 Yes T30,T12,T57 INPUT
cio_scl_o Unreachable Unreachable Unreachable OUTPUT
cio_scl_en_o Yes Yes T30,T12,T135 Yes T30,T12,T135 OUTPUT
cio_sda_i Yes Yes T30,T12,T57 Yes T30,T12,T57 INPUT
cio_sda_o Unreachable Unreachable Unreachable OUTPUT
cio_sda_en_o Yes Yes T30,T12,T57 Yes T30,T12,T57 OUTPUT
intr_fmt_threshold_o Yes Yes T30,T340,T135 Yes T30,T340,T135 OUTPUT
intr_rx_threshold_o Yes Yes T30,T340,T135 Yes T30,T340,T135 OUTPUT
intr_acq_threshold_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_rx_overflow_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_controller_halt_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_scl_interference_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_sda_interference_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_stretch_timeout_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_sda_unstable_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_cmd_complete_o Yes Yes T30,T340,T57 Yes T30,T340,T57 OUTPUT
intr_tx_stretch_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_tx_threshold_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_acq_stretch_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_unexp_stop_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_host_timeout_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_i2c2
TotalCoveredPercent
Totals 54 48 88.89
Total Bits 350 326 93.14
Total Bits 0->1 175 163 93.14
Total Bits 1->0 175 163 93.14

Ports 54 48 88.89
Port Bits 350 326 93.14
Port Bits 0->1 175 163 93.14
Port Bits 1->0 175 163 93.14

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T37,T24,T32 Yes T1,T2,T3 INPUT
ram_cfg_i.rf_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.rf_cfg.cfg_en No No No INPUT
ram_cfg_i.rf_cfg.test No No No INPUT
ram_cfg_i.ram_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.ram_cfg.cfg_en No No No INPUT
ram_cfg_i.ram_cfg.test No No No INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T31,T402,T340 Yes T31,T402,T340 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T31,T402,T340 Yes T31,T402,T340 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[6:0] Yes Yes *T91,*T92,*T93 Yes T91,T92,T93 INPUT
tl_i.a_address[16:7] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[19] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:20] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T36,*T94,*T95 Yes T36,T94,T95 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T91,T92,T93 Yes T91,T92,T93 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T36,T95,T96 Yes T36,T95,T96 INPUT
tl_i.a_valid Yes Yes T31,T402,T74 Yes T31,T402,T74 INPUT
tl_o.a_ready Yes Yes T31,T402,T74 Yes T31,T402,T74 OUTPUT
tl_o.d_error Yes Yes T92,T93,T98 Yes T92,T93,T180 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T31,T340,T12 Yes T31,T340,T12 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T31,T402,T270 Yes T31,T402,T74 OUTPUT
tl_o.d_data[31:0] Yes Yes T31,T402,T270 Yes T31,T402,T74 OUTPUT
tl_o.d_sink Yes Yes T91,T92,T93 Yes T91,T92,T93 OUTPUT
tl_o.d_source[5:0] Yes Yes *T93,*T97,*T180 Yes T91,T92,T93 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T91,T92,T93 Yes T91,T92,T93 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T31,*T402,*T340 Yes T31,T402,T340 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T31,T402,T74 Yes T31,T402,T74 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T74,T99,T101 Yes T74,T99,T101 INPUT
alert_rx_i[0].ping_n Yes Yes T99,T101,T232 Yes T99,T101,T232 INPUT
alert_rx_i[0].ping_p Yes Yes T99,T101,T232 Yes T99,T101,T232 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T74,T99,T101 Yes T74,T99,T101 OUTPUT
cio_scl_i Yes Yes T31,T12,T58 Yes T31,T12,T58 INPUT
cio_scl_o Unreachable Unreachable Unreachable OUTPUT
cio_scl_en_o Yes Yes T31,T12,T58 Yes T31,T12,T58 OUTPUT
cio_sda_i Yes Yes T31,T12,T58 Yes T31,T12,T58 INPUT
cio_sda_o Unreachable Unreachable Unreachable OUTPUT
cio_sda_en_o Yes Yes T31,T12,T58 Yes T31,T12,T58 OUTPUT
intr_fmt_threshold_o Yes Yes T31,T340,T58 Yes T31,T340,T58 OUTPUT
intr_rx_threshold_o Yes Yes T31,T340,T58 Yes T31,T340,T58 OUTPUT
intr_acq_threshold_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_rx_overflow_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_controller_halt_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_scl_interference_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_sda_interference_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_stretch_timeout_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_sda_unstable_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_cmd_complete_o Yes Yes T31,T340,T58 Yes T31,T340,T58 OUTPUT
intr_tx_stretch_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_tx_threshold_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_acq_stretch_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_unexp_stop_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT
intr_host_timeout_o Yes Yes T340,T341,T342 Yes T340,T341,T342 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%