| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_prim_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| prim_buf_trst_n |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| prim_buf_tms |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| prim_buf_tdi |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| prim_buf_tdo |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| prim_buf_tdo_oe |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| prim_buf_trst_n |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| prim_buf_tms |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| prim_buf_tdi |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| prim_buf_tdo |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| prim_buf_tdo_oe |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| prim_buf_trst_n |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| prim_buf_tms |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| prim_buf_tdi |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| prim_buf_tdo |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| prim_buf_tdo_oe |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_prim_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_buf |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T2 T3 16 1/1 assign out_o = ~inv; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T32 T38 T33 16 1/1 assign out_o = ~inv; Tests: T32 T38 T33
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T32 T38 T33 16 1/1 assign out_o = ~inv; Tests: T32 T38 T33
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T32 T38 T33 16 1/1 assign out_o = ~inv; Tests: T32 T38 T33
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T32 T38 T33 16 1/1 assign out_o = ~inv; Tests: T32 T38 T33
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T32 T38 T33 16 1/1 assign out_o = ~inv; Tests: T32 T38 T33
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T32 T38 T33 16 1/1 assign out_o = ~inv; Tests: T32 T38 T33
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T32 T38 T33 16 1/1 assign out_o = ~inv; Tests: T32 T38 T33
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T32 T38 T33 16 1/1 assign out_o = ~inv; Tests: T32 T38 T33
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T35 T32 T38 16 1/1 assign out_o = ~inv; Tests: T35 T32 T38
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T35 T32 T38 16 1/1 assign out_o = ~inv; Tests: T35 T32 T38
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T35 T32 T38 16 1/1 assign out_o = ~inv; Tests: T35 T32 T38
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T35 T32 T38 16 1/1 assign out_o = ~inv; Tests: T35 T32 T38
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T35 T32 T38 16 1/1 assign out_o = ~inv; Tests: T35 T32 T38
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T36 T85 T86 16 1/1 assign out_o = ~inv; Tests: T36 T85 T86
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T36 T85 T86 16 1/1 assign out_o = ~inv; Tests: T36 T85 T86
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T36 T85 T86 16 1/1 assign out_o = ~inv; Tests: T36 T85 T86
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T36 T85 T86 16 1/1 assign out_o = ~inv; Tests: T36 T85 T86
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T36 T85 T86 16 1/1 assign out_o = ~inv; Tests: T36 T85 T86
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T84 T82 T88 16 1/1 assign out_o = ~inv; Tests: T84 T82 T88
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T84 T82 T88 16 1/1 assign out_o = ~inv; Tests: T84 T82 T88
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T84 T82 T88 16 1/1 assign out_o = ~inv; Tests: T84 T82 T88
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T89 T84 T87 16 1/1 assign out_o = ~inv; Tests: T89 T84 T87
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T89 T84 T87 16 1/1 assign out_o = ~inv; Tests: T89 T84 T87
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T74 T170 T157 16 1/1 assign out_o = ~inv; Tests: T74 T170 T157
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T157 T158 T388 16 1/1 assign out_o = ~inv; Tests: T157 T158 T388
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T157 T158 T71 16 1/1 assign out_o = ~inv; Tests: T157 T158 T71
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T157 T160 T161 16 1/1 assign out_o = ~inv; Tests: T157 T160 T161
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T157 T158 T160 16 1/1 assign out_o = ~inv; Tests: T157 T158 T160
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T157 T160 T161 16 1/1 assign out_o = ~inv; Tests: T157 T160 T161
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T157 T158 T160 16 1/1 assign out_o = ~inv; Tests: T157 T158 T160
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T157 T160 T161 16 1/1 assign out_o = ~inv; Tests: T157 T160 T161
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T157 T160 T161 16 1/1 assign out_o = ~inv; Tests: T157 T160 T161
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T157 T137 T160 16 1/1 assign out_o = ~inv; Tests: T157 T137 T160
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T157 T137 T160 16 1/1 assign out_o = ~inv; Tests: T157 T137 T160
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T157 T160 T161 16 1/1 assign out_o = ~inv; Tests: T157 T160 T161
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T157 T160 T161 16 1/1 assign out_o = ~inv; Tests: T157 T160 T161
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |