Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sysrst_ctrl
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspaces/repo/scratch/os_regression_2024_09_17/chip_earlgrey_asic-sim-vcs/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_sysrst_ctrl_aon 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_sysrst_ctrl_aon

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.94 92.47 89.34 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : sysrst_ctrl
TotalCoveredPercent
Totals 50 50 100.00
Total Bits 334 334 100.00
Total Bits 0->1 167 167 100.00
Total Bits 1->0 167 167 100.00

Ports 50 50 100.00
Port Bits 334 334 100.00
Port Bits 0->1 167 167 100.00
Port Bits 1->0 167 167 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
clk_aon_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T37,T32,T38 Yes T1,T2,T3 INPUT
rst_aon_ni Yes Yes T37,T32,T38 Yes T1,T2,T3 INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T17,T14,T62 Yes T17,T14,T62 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T17,T14,T62 Yes T17,T14,T62 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[7:0] Yes Yes *T91,*T92,*T93 Yes T91,T92,T93 INPUT
tl_i.a_address[15:8] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17:16] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[21:18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[22] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:23] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T36,*T94,*T95 Yes T36,T94,T95 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T91,T92,T93 Yes T91,T92,T93 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T36,T95,T96 Yes T36,T95,T96 INPUT
tl_i.a_valid Yes Yes T17,T14,T62 Yes T17,T14,T62 INPUT
tl_o.a_ready Yes Yes T17,T14,T62 Yes T17,T14,T62 OUTPUT
tl_o.d_error Yes Yes T91,T92,T93 Yes T91,T92,T93 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T17,T14,T62 Yes T17,T14,T62 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T17,T14,T64 Yes T17,T14,T64 OUTPUT
tl_o.d_data[31:0] Yes Yes T17,T14,T62 Yes T17,T14,T62 OUTPUT
tl_o.d_sink Yes Yes T92,T93,T97 Yes T91,T92,T93 OUTPUT
tl_o.d_source[5:0] Yes Yes *T36,*T96,*T69 Yes T36,T96,T69 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T91,T92,T93 Yes T91,T92,T93 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T17,*T14,*T64 Yes T17,T14,T62 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T17,T14,T62 Yes T17,T14,T62 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T74,T99,T101 Yes T74,T99,T101 INPUT
alert_rx_i[0].ping_n Yes Yes T99,T101,T102 Yes T101,T102,T282 INPUT
alert_rx_i[0].ping_p Yes Yes T101,T102,T282 Yes T99,T101,T102 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T74,T99,T101 Yes T74,T99,T101 OUTPUT
wkup_req_o Yes Yes T64,T133,T111 Yes T17,T64,T63 OUTPUT
rst_req_o Yes Yes T64,T133,T111 Yes T64,T133,T111 OUTPUT
intr_event_detected_o Yes Yes T63,T329,T230 Yes T63,T329,T230 OUTPUT
cio_ac_present_i Yes Yes T62,T63,T15 Yes T62,T63,T15 INPUT
cio_ec_rst_l_i Yes Yes T2,T14,T62 Yes T2,T24,T14 INPUT
cio_key0_in_i Yes Yes T14,T62,T64 Yes T14,T62,T64 INPUT
cio_key1_in_i Yes Yes T14,T62,T63 Yes T14,T62,T63 INPUT
cio_key2_in_i Yes Yes T14,T62,T63 Yes T14,T62,T63 INPUT
cio_pwrb_in_i Yes Yes T62,T63,T71 Yes T14,T62,T63 INPUT
cio_lid_open_i Yes Yes T17,T62,T15 Yes T17,T62,T15 INPUT
cio_flash_wp_l_i Yes Yes T14,T63,T15 Yes T24,T17,T14 INPUT
cio_bat_disable_o Yes Yes T14,T64,T133 Yes T14,T64,T133 OUTPUT
cio_flash_wp_l_o Yes Yes T14,T15,T16 Yes T17,T14,T15 OUTPUT
cio_ec_rst_l_o Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
cio_key0_out_o Yes Yes T14,T62,T64 Yes T14,T62,T64 OUTPUT
cio_key1_out_o Yes Yes T14,T62,T63 Yes T14,T62,T63 OUTPUT
cio_key2_out_o Yes Yes T14,T62,T63 Yes T14,T62,T63 OUTPUT
cio_pwrb_out_o Yes Yes T14,T62,T63 Yes T14,T62,T63 OUTPUT
cio_z3_wakeup_o Yes Yes T14,T15,T229 Yes T17,T14,T15 OUTPUT
cio_bat_disable_en_o Unreachable Unreachable Unreachable OUTPUT
cio_flash_wp_l_en_o Unreachable Unreachable Unreachable OUTPUT
cio_ec_rst_l_en_o Unreachable Unreachable Unreachable OUTPUT
cio_key0_out_en_o Unreachable Unreachable Unreachable OUTPUT
cio_key1_out_en_o Unreachable Unreachable Unreachable OUTPUT
cio_key2_out_en_o Unreachable Unreachable Unreachable OUTPUT
cio_pwrb_out_en_o Unreachable Unreachable Unreachable OUTPUT
cio_z3_wakeup_en_o Unreachable Unreachable Unreachable OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%