Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_alert_test_fatal_sw_err
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 26 | 0 | 0 |  | 
| CONT_ASSIGN | 27 | 0 | 0 |  | 
| CONT_ASSIGN | 28 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 29 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 30 | 0 | 0 |  | 
25                        // between qs and ds
26         unreachable    assign ds = d;
27         unreachable    assign qs = d;
28         1/1            assign q = wd;
           Tests:       T1 T2 T3 
29         1/1            assign qe = we;
           Tests:       T75 T224 T192 
30         unreachable    assign qre = re;
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_alert_test_recov_sw_err
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 26 | 0 | 0 |  | 
| CONT_ASSIGN | 27 | 0 | 0 |  | 
| CONT_ASSIGN | 28 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 29 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 30 | 0 | 0 |  | 
25                        // between qs and ds
26         unreachable    assign ds = d;
27         unreachable    assign qs = d;
28         1/1            assign q = wd;
           Tests:       T1 T2 T3 
29         1/1            assign qe = we;
           Tests:       T75 T224 T192 
30         unreachable    assign qre = re;
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_alert_test_fatal_hw_err
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 26 | 0 | 0 |  | 
| CONT_ASSIGN | 27 | 0 | 0 |  | 
| CONT_ASSIGN | 28 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 29 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 30 | 0 | 0 |  | 
25                        // between qs and ds
26         unreachable    assign ds = d;
27         unreachable    assign qs = d;
28         1/1            assign q = wd;
           Tests:       T1 T2 T3 
29         1/1            assign qe = we;
           Tests:       T75 T224 T192 
30         unreachable    assign qre = re;
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_alert_test_recov_hw_err
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 26 | 0 | 0 |  | 
| CONT_ASSIGN | 27 | 0 | 0 |  | 
| CONT_ASSIGN | 28 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 29 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 30 | 0 | 0 |  | 
25                        // between qs and ds
26         unreachable    assign ds = d;
27         unreachable    assign qs = d;
28         1/1            assign q = wd;
           Tests:       T1 T2 T3 
29         1/1            assign qe = we;
           Tests:       T75 T224 T192 
30         unreachable    assign qre = re;
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_rnd_data
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 26 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 27 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 28 | 0 | 0 |  | 
| CONT_ASSIGN | 29 | 0 | 0 |  | 
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 | 
25                        // between qs and ds
26         1/1            assign ds = d;
           Tests:       T2 T3 T4 
27         1/1            assign qs = d;
           Tests:       T2 T3 T4 
28         unreachable    assign q = wd;
29         unreachable    assign qe = we;
30         1/1            assign qre = re;
           Tests:       T8 T5 T6 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_rnd_status_rnd_data_valid
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 26 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 27 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 28 | 0 | 0 |  | 
| CONT_ASSIGN | 29 | 0 | 0 |  | 
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 | 
25                        // between qs and ds
26         1/1            assign ds = d;
           Tests:       T2 T3 T4 
27         1/1            assign qs = d;
           Tests:       T2 T3 T4 
28         unreachable    assign q = wd;
29         unreachable    assign qe = we;
30         1/1            assign qre = re;
           Tests:       T8 T5 T6 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_rnd_status_rnd_data_fips
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 26 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 27 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 28 | 0 | 0 |  | 
| CONT_ASSIGN | 29 | 0 | 0 |  | 
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 | 
25                        // between qs and ds
26         1/1            assign ds = d;
           Tests:       T157 T267 T256 
27         1/1            assign qs = d;
           Tests:       T157 T267 T256 
28         unreachable    assign q = wd;
29         unreachable    assign qe = we;
30         1/1            assign qre = re;
           Tests:       T8 T5 T6 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_fpga_info
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 3 | 1 | 33.33 | 
| CONT_ASSIGN | 26 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 27 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 28 | 0 | 0 |  | 
| CONT_ASSIGN | 29 | 0 | 0 |  | 
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 | 
25                        // between qs and ds
26         0/1     ==>    assign ds = d;
27         0/1     ==>    assign qs = d;
28         unreachable    assign q = wd;
29         unreachable    assign qe = we;
30         1/1            assign qre = re;
           Tests:       T2 T3 T4