Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
920619 |
0 |
0 |
T1 |
1530584 |
1406 |
0 |
0 |
T2 |
432611 |
214 |
0 |
0 |
T3 |
0 |
8472 |
0 |
0 |
T5 |
15778 |
0 |
0 |
0 |
T8 |
0 |
3164 |
0 |
0 |
T9 |
0 |
658 |
0 |
0 |
T10 |
0 |
5251 |
0 |
0 |
T11 |
0 |
504 |
0 |
0 |
T15 |
18823 |
0 |
0 |
0 |
T16 |
13552 |
0 |
0 |
0 |
T17 |
6812 |
0 |
0 |
0 |
T18 |
14293 |
0 |
0 |
0 |
T19 |
11827 |
0 |
0 |
0 |
T20 |
12807 |
0 |
0 |
0 |
T21 |
30405 |
0 |
0 |
0 |
T22 |
0 |
236 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T27 |
0 |
20 |
0 |
0 |
T28 |
0 |
110 |
0 |
0 |
T48 |
10228 |
2 |
0 |
0 |
T52 |
20040 |
5 |
0 |
0 |
T54 |
5064 |
1 |
0 |
0 |
T68 |
0 |
236 |
0 |
0 |
T109 |
0 |
384 |
0 |
0 |
T110 |
4166 |
2 |
0 |
0 |
T111 |
6732 |
1 |
0 |
0 |
T112 |
10772 |
2 |
0 |
0 |
T113 |
21846 |
1 |
0 |
0 |
T114 |
3858 |
0 |
0 |
0 |
T115 |
8199 |
0 |
0 |
0 |
T116 |
3475 |
0 |
0 |
0 |
T117 |
23160 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
917040 |
0 |
0 |
T1 |
424137 |
1406 |
0 |
0 |
T2 |
155534 |
214 |
0 |
0 |
T3 |
0 |
8481 |
0 |
0 |
T5 |
6726 |
0 |
0 |
0 |
T8 |
0 |
3164 |
0 |
0 |
T9 |
0 |
658 |
0 |
0 |
T10 |
0 |
5251 |
0 |
0 |
T11 |
0 |
504 |
0 |
0 |
T15 |
7877 |
0 |
0 |
0 |
T16 |
8022 |
0 |
0 |
0 |
T17 |
4071 |
0 |
0 |
0 |
T18 |
4570 |
0 |
0 |
0 |
T19 |
4966 |
0 |
0 |
0 |
T20 |
7210 |
0 |
0 |
0 |
T21 |
8767 |
0 |
0 |
0 |
T22 |
0 |
236 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T27 |
0 |
20 |
0 |
0 |
T28 |
0 |
110 |
0 |
0 |
T48 |
18706 |
2 |
0 |
0 |
T52 |
19994 |
5 |
0 |
0 |
T54 |
9770 |
1 |
0 |
0 |
T68 |
0 |
236 |
0 |
0 |
T109 |
0 |
384 |
0 |
0 |
T110 |
5643 |
2 |
0 |
0 |
T111 |
2726 |
1 |
0 |
0 |
T112 |
4422 |
2 |
0 |
0 |
T113 |
11178 |
1 |
0 |
0 |
T114 |
7069 |
0 |
0 |
0 |
T115 |
25072 |
0 |
0 |
0 |
T116 |
3174 |
0 |
0 |
0 |
T117 |
48732 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
460199019 |
24715 |
0 |
0 |
T1 |
366458 |
64 |
0 |
0 |
T2 |
100330 |
18 |
0 |
0 |
T3 |
0 |
406 |
0 |
0 |
T5 |
3697 |
0 |
0 |
0 |
T8 |
0 |
196 |
0 |
0 |
T9 |
0 |
54 |
0 |
0 |
T10 |
0 |
254 |
0 |
0 |
T15 |
4424 |
0 |
0 |
0 |
T16 |
2880 |
0 |
0 |
0 |
T17 |
1426 |
0 |
0 |
0 |
T18 |
3565 |
0 |
0 |
0 |
T19 |
2767 |
0 |
0 |
0 |
T20 |
2632 |
0 |
0 |
0 |
T21 |
7737 |
0 |
0 |
0 |
T25 |
0 |
12 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
22 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169203733 |
24715 |
0 |
0 |
T1 |
114410 |
64 |
0 |
0 |
T2 |
52256 |
18 |
0 |
0 |
T3 |
0 |
406 |
0 |
0 |
T5 |
1924 |
0 |
0 |
0 |
T8 |
0 |
196 |
0 |
0 |
T9 |
0 |
54 |
0 |
0 |
T10 |
0 |
254 |
0 |
0 |
T15 |
2212 |
0 |
0 |
0 |
T16 |
2911 |
0 |
0 |
0 |
T17 |
1484 |
0 |
0 |
0 |
T18 |
890 |
0 |
0 |
0 |
T19 |
1370 |
0 |
0 |
0 |
T20 |
2521 |
0 |
0 |
0 |
T21 |
1235 |
0 |
0 |
0 |
T25 |
0 |
12 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
22 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
460199019 |
30633 |
0 |
0 |
T1 |
366458 |
64 |
0 |
0 |
T2 |
100330 |
18 |
0 |
0 |
T3 |
0 |
420 |
0 |
0 |
T5 |
3697 |
0 |
0 |
0 |
T8 |
0 |
196 |
0 |
0 |
T9 |
0 |
54 |
0 |
0 |
T10 |
0 |
259 |
0 |
0 |
T15 |
4424 |
0 |
0 |
0 |
T16 |
2880 |
0 |
0 |
0 |
T17 |
1426 |
0 |
0 |
0 |
T18 |
3565 |
0 |
0 |
0 |
T19 |
2767 |
0 |
0 |
0 |
T20 |
2632 |
0 |
0 |
0 |
T21 |
7737 |
0 |
0 |
0 |
T25 |
0 |
24 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169203733 |
30646 |
0 |
0 |
T1 |
114410 |
64 |
0 |
0 |
T2 |
52256 |
18 |
0 |
0 |
T3 |
0 |
420 |
0 |
0 |
T5 |
1924 |
0 |
0 |
0 |
T8 |
0 |
196 |
0 |
0 |
T9 |
0 |
54 |
0 |
0 |
T10 |
0 |
259 |
0 |
0 |
T15 |
2212 |
0 |
0 |
0 |
T16 |
2911 |
0 |
0 |
0 |
T17 |
1484 |
0 |
0 |
0 |
T18 |
890 |
0 |
0 |
0 |
T19 |
1370 |
0 |
0 |
0 |
T20 |
2521 |
0 |
0 |
0 |
T21 |
1235 |
0 |
0 |
0 |
T25 |
0 |
24 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169203733 |
30626 |
0 |
0 |
T1 |
114410 |
64 |
0 |
0 |
T2 |
52256 |
18 |
0 |
0 |
T3 |
0 |
420 |
0 |
0 |
T5 |
1924 |
0 |
0 |
0 |
T8 |
0 |
196 |
0 |
0 |
T9 |
0 |
54 |
0 |
0 |
T10 |
0 |
259 |
0 |
0 |
T15 |
2212 |
0 |
0 |
0 |
T16 |
2911 |
0 |
0 |
0 |
T17 |
1484 |
0 |
0 |
0 |
T18 |
890 |
0 |
0 |
0 |
T19 |
1370 |
0 |
0 |
0 |
T20 |
2521 |
0 |
0 |
0 |
T21 |
1235 |
0 |
0 |
0 |
T25 |
0 |
24 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
460199019 |
30635 |
0 |
0 |
T1 |
366458 |
64 |
0 |
0 |
T2 |
100330 |
18 |
0 |
0 |
T3 |
0 |
420 |
0 |
0 |
T5 |
3697 |
0 |
0 |
0 |
T8 |
0 |
196 |
0 |
0 |
T9 |
0 |
54 |
0 |
0 |
T10 |
0 |
259 |
0 |
0 |
T15 |
4424 |
0 |
0 |
0 |
T16 |
2880 |
0 |
0 |
0 |
T17 |
1426 |
0 |
0 |
0 |
T18 |
3565 |
0 |
0 |
0 |
T19 |
2767 |
0 |
0 |
0 |
T20 |
2632 |
0 |
0 |
0 |
T21 |
7737 |
0 |
0 |
0 |
T25 |
0 |
24 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231299016 |
24715 |
0 |
0 |
T1 |
183993 |
64 |
0 |
0 |
T2 |
50146 |
18 |
0 |
0 |
T3 |
0 |
406 |
0 |
0 |
T5 |
1802 |
0 |
0 |
0 |
T8 |
0 |
196 |
0 |
0 |
T9 |
0 |
54 |
0 |
0 |
T10 |
0 |
254 |
0 |
0 |
T15 |
2165 |
0 |
0 |
0 |
T16 |
1360 |
0 |
0 |
0 |
T17 |
691 |
0 |
0 |
0 |
T18 |
1750 |
0 |
0 |
0 |
T19 |
1358 |
0 |
0 |
0 |
T20 |
1404 |
0 |
0 |
0 |
T21 |
3829 |
0 |
0 |
0 |
T25 |
0 |
12 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
22 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169203733 |
24715 |
0 |
0 |
T1 |
114410 |
64 |
0 |
0 |
T2 |
52256 |
18 |
0 |
0 |
T3 |
0 |
406 |
0 |
0 |
T5 |
1924 |
0 |
0 |
0 |
T8 |
0 |
196 |
0 |
0 |
T9 |
0 |
54 |
0 |
0 |
T10 |
0 |
254 |
0 |
0 |
T15 |
2212 |
0 |
0 |
0 |
T16 |
2911 |
0 |
0 |
0 |
T17 |
1484 |
0 |
0 |
0 |
T18 |
890 |
0 |
0 |
0 |
T19 |
1370 |
0 |
0 |
0 |
T20 |
2521 |
0 |
0 |
0 |
T21 |
1235 |
0 |
0 |
0 |
T25 |
0 |
12 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
22 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231299016 |
30845 |
0 |
0 |
T1 |
183993 |
64 |
0 |
0 |
T2 |
50146 |
18 |
0 |
0 |
T3 |
0 |
420 |
0 |
0 |
T5 |
1802 |
0 |
0 |
0 |
T8 |
0 |
196 |
0 |
0 |
T9 |
0 |
54 |
0 |
0 |
T10 |
0 |
259 |
0 |
0 |
T15 |
2165 |
0 |
0 |
0 |
T16 |
1360 |
0 |
0 |
0 |
T17 |
691 |
0 |
0 |
0 |
T18 |
1750 |
0 |
0 |
0 |
T19 |
1358 |
0 |
0 |
0 |
T20 |
1404 |
0 |
0 |
0 |
T21 |
3829 |
0 |
0 |
0 |
T25 |
0 |
24 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169203733 |
30866 |
0 |
0 |
T1 |
114410 |
64 |
0 |
0 |
T2 |
52256 |
18 |
0 |
0 |
T3 |
0 |
420 |
0 |
0 |
T5 |
1924 |
0 |
0 |
0 |
T8 |
0 |
196 |
0 |
0 |
T9 |
0 |
54 |
0 |
0 |
T10 |
0 |
259 |
0 |
0 |
T15 |
2212 |
0 |
0 |
0 |
T16 |
2911 |
0 |
0 |
0 |
T17 |
1484 |
0 |
0 |
0 |
T18 |
890 |
0 |
0 |
0 |
T19 |
1370 |
0 |
0 |
0 |
T20 |
2521 |
0 |
0 |
0 |
T21 |
1235 |
0 |
0 |
0 |
T25 |
0 |
24 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169203733 |
30842 |
0 |
0 |
T1 |
114410 |
64 |
0 |
0 |
T2 |
52256 |
18 |
0 |
0 |
T3 |
0 |
420 |
0 |
0 |
T5 |
1924 |
0 |
0 |
0 |
T8 |
0 |
196 |
0 |
0 |
T9 |
0 |
54 |
0 |
0 |
T10 |
0 |
259 |
0 |
0 |
T15 |
2212 |
0 |
0 |
0 |
T16 |
2911 |
0 |
0 |
0 |
T17 |
1484 |
0 |
0 |
0 |
T18 |
890 |
0 |
0 |
0 |
T19 |
1370 |
0 |
0 |
0 |
T20 |
2521 |
0 |
0 |
0 |
T21 |
1235 |
0 |
0 |
0 |
T25 |
0 |
24 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231299016 |
30845 |
0 |
0 |
T1 |
183993 |
64 |
0 |
0 |
T2 |
50146 |
18 |
0 |
0 |
T3 |
0 |
420 |
0 |
0 |
T5 |
1802 |
0 |
0 |
0 |
T8 |
0 |
196 |
0 |
0 |
T9 |
0 |
54 |
0 |
0 |
T10 |
0 |
259 |
0 |
0 |
T15 |
2165 |
0 |
0 |
0 |
T16 |
1360 |
0 |
0 |
0 |
T17 |
691 |
0 |
0 |
0 |
T18 |
1750 |
0 |
0 |
0 |
T19 |
1358 |
0 |
0 |
0 |
T20 |
1404 |
0 |
0 |
0 |
T21 |
3829 |
0 |
0 |
0 |
T25 |
0 |
24 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115648874 |
24715 |
0 |
0 |
T1 |
91996 |
64 |
0 |
0 |
T2 |
25073 |
18 |
0 |
0 |
T3 |
0 |
406 |
0 |
0 |
T5 |
901 |
0 |
0 |
0 |
T8 |
0 |
196 |
0 |
0 |
T9 |
0 |
54 |
0 |
0 |
T10 |
0 |
254 |
0 |
0 |
T15 |
1083 |
0 |
0 |
0 |
T16 |
680 |
0 |
0 |
0 |
T17 |
345 |
0 |
0 |
0 |
T18 |
875 |
0 |
0 |
0 |
T19 |
679 |
0 |
0 |
0 |
T20 |
701 |
0 |
0 |
0 |
T21 |
1915 |
0 |
0 |
0 |
T25 |
0 |
12 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
22 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169203733 |
24715 |
0 |
0 |
T1 |
114410 |
64 |
0 |
0 |
T2 |
52256 |
18 |
0 |
0 |
T3 |
0 |
406 |
0 |
0 |
T5 |
1924 |
0 |
0 |
0 |
T8 |
0 |
196 |
0 |
0 |
T9 |
0 |
54 |
0 |
0 |
T10 |
0 |
254 |
0 |
0 |
T15 |
2212 |
0 |
0 |
0 |
T16 |
2911 |
0 |
0 |
0 |
T17 |
1484 |
0 |
0 |
0 |
T18 |
890 |
0 |
0 |
0 |
T19 |
1370 |
0 |
0 |
0 |
T20 |
2521 |
0 |
0 |
0 |
T21 |
1235 |
0 |
0 |
0 |
T25 |
0 |
12 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
22 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115648874 |
30780 |
0 |
0 |
T1 |
91996 |
64 |
0 |
0 |
T2 |
25073 |
18 |
0 |
0 |
T3 |
0 |
420 |
0 |
0 |
T5 |
901 |
0 |
0 |
0 |
T8 |
0 |
196 |
0 |
0 |
T9 |
0 |
54 |
0 |
0 |
T10 |
0 |
259 |
0 |
0 |
T15 |
1083 |
0 |
0 |
0 |
T16 |
680 |
0 |
0 |
0 |
T17 |
345 |
0 |
0 |
0 |
T18 |
875 |
0 |
0 |
0 |
T19 |
679 |
0 |
0 |
0 |
T20 |
701 |
0 |
0 |
0 |
T21 |
1915 |
0 |
0 |
0 |
T25 |
0 |
24 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169203733 |
30825 |
0 |
0 |
T1 |
114410 |
64 |
0 |
0 |
T2 |
52256 |
18 |
0 |
0 |
T3 |
0 |
420 |
0 |
0 |
T5 |
1924 |
0 |
0 |
0 |
T8 |
0 |
196 |
0 |
0 |
T9 |
0 |
54 |
0 |
0 |
T10 |
0 |
259 |
0 |
0 |
T15 |
2212 |
0 |
0 |
0 |
T16 |
2911 |
0 |
0 |
0 |
T17 |
1484 |
0 |
0 |
0 |
T18 |
890 |
0 |
0 |
0 |
T19 |
1370 |
0 |
0 |
0 |
T20 |
2521 |
0 |
0 |
0 |
T21 |
1235 |
0 |
0 |
0 |
T25 |
0 |
24 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169203733 |
30775 |
0 |
0 |
T1 |
114410 |
64 |
0 |
0 |
T2 |
52256 |
18 |
0 |
0 |
T3 |
0 |
420 |
0 |
0 |
T5 |
1924 |
0 |
0 |
0 |
T8 |
0 |
196 |
0 |
0 |
T9 |
0 |
54 |
0 |
0 |
T10 |
0 |
259 |
0 |
0 |
T15 |
2212 |
0 |
0 |
0 |
T16 |
2911 |
0 |
0 |
0 |
T17 |
1484 |
0 |
0 |
0 |
T18 |
890 |
0 |
0 |
0 |
T19 |
1370 |
0 |
0 |
0 |
T20 |
2521 |
0 |
0 |
0 |
T21 |
1235 |
0 |
0 |
0 |
T25 |
0 |
24 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115648874 |
30788 |
0 |
0 |
T1 |
91996 |
64 |
0 |
0 |
T2 |
25073 |
18 |
0 |
0 |
T3 |
0 |
420 |
0 |
0 |
T5 |
901 |
0 |
0 |
0 |
T8 |
0 |
196 |
0 |
0 |
T9 |
0 |
54 |
0 |
0 |
T10 |
0 |
259 |
0 |
0 |
T15 |
1083 |
0 |
0 |
0 |
T16 |
680 |
0 |
0 |
0 |
T17 |
345 |
0 |
0 |
0 |
T18 |
875 |
0 |
0 |
0 |
T19 |
679 |
0 |
0 |
0 |
T20 |
701 |
0 |
0 |
0 |
T21 |
1915 |
0 |
0 |
0 |
T25 |
0 |
24 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490035738 |
24715 |
0 |
0 |
T1 |
405741 |
64 |
0 |
0 |
T2 |
104514 |
18 |
0 |
0 |
T3 |
0 |
406 |
0 |
0 |
T5 |
3850 |
0 |
0 |
0 |
T8 |
0 |
196 |
0 |
0 |
T9 |
0 |
54 |
0 |
0 |
T10 |
0 |
254 |
0 |
0 |
T15 |
4609 |
0 |
0 |
0 |
T16 |
3001 |
0 |
0 |
0 |
T17 |
1484 |
0 |
0 |
0 |
T18 |
3713 |
0 |
0 |
0 |
T19 |
2937 |
0 |
0 |
0 |
T20 |
2741 |
0 |
0 |
0 |
T21 |
8031 |
0 |
0 |
0 |
T25 |
0 |
12 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
22 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169203733 |
24715 |
0 |
0 |
T1 |
114410 |
64 |
0 |
0 |
T2 |
52256 |
18 |
0 |
0 |
T3 |
0 |
406 |
0 |
0 |
T5 |
1924 |
0 |
0 |
0 |
T8 |
0 |
196 |
0 |
0 |
T9 |
0 |
54 |
0 |
0 |
T10 |
0 |
254 |
0 |
0 |
T15 |
2212 |
0 |
0 |
0 |
T16 |
2911 |
0 |
0 |
0 |
T17 |
1484 |
0 |
0 |
0 |
T18 |
890 |
0 |
0 |
0 |
T19 |
1370 |
0 |
0 |
0 |
T20 |
2521 |
0 |
0 |
0 |
T21 |
1235 |
0 |
0 |
0 |
T25 |
0 |
12 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
22 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490035738 |
30811 |
0 |
0 |
T1 |
405741 |
64 |
0 |
0 |
T2 |
104514 |
18 |
0 |
0 |
T3 |
0 |
420 |
0 |
0 |
T5 |
3850 |
0 |
0 |
0 |
T8 |
0 |
196 |
0 |
0 |
T9 |
0 |
54 |
0 |
0 |
T10 |
0 |
259 |
0 |
0 |
T15 |
4609 |
0 |
0 |
0 |
T16 |
3001 |
0 |
0 |
0 |
T17 |
1484 |
0 |
0 |
0 |
T18 |
3713 |
0 |
0 |
0 |
T19 |
2937 |
0 |
0 |
0 |
T20 |
2741 |
0 |
0 |
0 |
T21 |
8031 |
0 |
0 |
0 |
T25 |
0 |
24 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169203733 |
30828 |
0 |
0 |
T1 |
114410 |
64 |
0 |
0 |
T2 |
52256 |
18 |
0 |
0 |
T3 |
0 |
420 |
0 |
0 |
T5 |
1924 |
0 |
0 |
0 |
T8 |
0 |
196 |
0 |
0 |
T9 |
0 |
54 |
0 |
0 |
T10 |
0 |
259 |
0 |
0 |
T15 |
2212 |
0 |
0 |
0 |
T16 |
2911 |
0 |
0 |
0 |
T17 |
1484 |
0 |
0 |
0 |
T18 |
890 |
0 |
0 |
0 |
T19 |
1370 |
0 |
0 |
0 |
T20 |
2521 |
0 |
0 |
0 |
T21 |
1235 |
0 |
0 |
0 |
T25 |
0 |
24 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169203733 |
30797 |
0 |
0 |
T1 |
114410 |
64 |
0 |
0 |
T2 |
52256 |
18 |
0 |
0 |
T3 |
0 |
420 |
0 |
0 |
T5 |
1924 |
0 |
0 |
0 |
T8 |
0 |
196 |
0 |
0 |
T9 |
0 |
54 |
0 |
0 |
T10 |
0 |
259 |
0 |
0 |
T15 |
2212 |
0 |
0 |
0 |
T16 |
2911 |
0 |
0 |
0 |
T17 |
1484 |
0 |
0 |
0 |
T18 |
890 |
0 |
0 |
0 |
T19 |
1370 |
0 |
0 |
0 |
T20 |
2521 |
0 |
0 |
0 |
T21 |
1235 |
0 |
0 |
0 |
T25 |
0 |
24 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490035738 |
30815 |
0 |
0 |
T1 |
405741 |
64 |
0 |
0 |
T2 |
104514 |
18 |
0 |
0 |
T3 |
0 |
420 |
0 |
0 |
T5 |
3850 |
0 |
0 |
0 |
T8 |
0 |
196 |
0 |
0 |
T9 |
0 |
54 |
0 |
0 |
T10 |
0 |
259 |
0 |
0 |
T15 |
4609 |
0 |
0 |
0 |
T16 |
3001 |
0 |
0 |
0 |
T17 |
1484 |
0 |
0 |
0 |
T18 |
3713 |
0 |
0 |
0 |
T19 |
2937 |
0 |
0 |
0 |
T20 |
2741 |
0 |
0 |
0 |
T21 |
8031 |
0 |
0 |
0 |
T25 |
0 |
24 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
235343874 |
24240 |
0 |
0 |
T1 |
191879 |
64 |
0 |
0 |
T2 |
50167 |
18 |
0 |
0 |
T3 |
0 |
406 |
0 |
0 |
T5 |
1847 |
0 |
0 |
0 |
T8 |
0 |
196 |
0 |
0 |
T9 |
0 |
54 |
0 |
0 |
T10 |
0 |
254 |
0 |
0 |
T15 |
2212 |
0 |
0 |
0 |
T16 |
1440 |
0 |
0 |
0 |
T17 |
713 |
0 |
0 |
0 |
T18 |
1782 |
0 |
0 |
0 |
T19 |
1411 |
0 |
0 |
0 |
T20 |
1316 |
0 |
0 |
0 |
T21 |
3939 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169203733 |
24715 |
0 |
0 |
T1 |
114410 |
64 |
0 |
0 |
T2 |
52256 |
18 |
0 |
0 |
T3 |
0 |
406 |
0 |
0 |
T5 |
1924 |
0 |
0 |
0 |
T8 |
0 |
196 |
0 |
0 |
T9 |
0 |
54 |
0 |
0 |
T10 |
0 |
254 |
0 |
0 |
T15 |
2212 |
0 |
0 |
0 |
T16 |
2911 |
0 |
0 |
0 |
T17 |
1484 |
0 |
0 |
0 |
T18 |
890 |
0 |
0 |
0 |
T19 |
1370 |
0 |
0 |
0 |
T20 |
2521 |
0 |
0 |
0 |
T21 |
1235 |
0 |
0 |
0 |
T25 |
0 |
12 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
22 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
235343874 |
30689 |
0 |
0 |
T1 |
191879 |
64 |
0 |
0 |
T2 |
50167 |
18 |
0 |
0 |
T3 |
0 |
420 |
0 |
0 |
T5 |
1847 |
0 |
0 |
0 |
T8 |
0 |
196 |
0 |
0 |
T9 |
0 |
54 |
0 |
0 |
T10 |
0 |
259 |
0 |
0 |
T15 |
2212 |
0 |
0 |
0 |
T16 |
1440 |
0 |
0 |
0 |
T17 |
713 |
0 |
0 |
0 |
T18 |
1782 |
0 |
0 |
0 |
T19 |
1411 |
0 |
0 |
0 |
T20 |
1316 |
0 |
0 |
0 |
T21 |
3939 |
0 |
0 |
0 |
T25 |
0 |
18 |
0 |
0 |
T26 |
0 |
7 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169203733 |
30863 |
0 |
0 |
T1 |
114410 |
64 |
0 |
0 |
T2 |
52256 |
18 |
0 |
0 |
T3 |
0 |
420 |
0 |
0 |
T5 |
1924 |
0 |
0 |
0 |
T8 |
0 |
196 |
0 |
0 |
T9 |
0 |
54 |
0 |
0 |
T10 |
0 |
259 |
0 |
0 |
T15 |
2212 |
0 |
0 |
0 |
T16 |
2911 |
0 |
0 |
0 |
T17 |
1484 |
0 |
0 |
0 |
T18 |
890 |
0 |
0 |
0 |
T19 |
1370 |
0 |
0 |
0 |
T20 |
2521 |
0 |
0 |
0 |
T21 |
1235 |
0 |
0 |
0 |
T25 |
0 |
24 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169203733 |
30521 |
0 |
0 |
T1 |
114410 |
64 |
0 |
0 |
T2 |
52256 |
18 |
0 |
0 |
T3 |
0 |
420 |
0 |
0 |
T5 |
1924 |
0 |
0 |
0 |
T8 |
0 |
196 |
0 |
0 |
T9 |
0 |
54 |
0 |
0 |
T10 |
0 |
259 |
0 |
0 |
T15 |
2212 |
0 |
0 |
0 |
T16 |
2911 |
0 |
0 |
0 |
T17 |
1484 |
0 |
0 |
0 |
T18 |
890 |
0 |
0 |
0 |
T19 |
1370 |
0 |
0 |
0 |
T20 |
2521 |
0 |
0 |
0 |
T21 |
1235 |
0 |
0 |
0 |
T25 |
0 |
18 |
0 |
0 |
T26 |
0 |
7 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T28 |
0 |
40 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
235343874 |
30739 |
0 |
0 |
T1 |
191879 |
64 |
0 |
0 |
T2 |
50167 |
18 |
0 |
0 |
T3 |
0 |
420 |
0 |
0 |
T5 |
1847 |
0 |
0 |
0 |
T8 |
0 |
196 |
0 |
0 |
T9 |
0 |
54 |
0 |
0 |
T10 |
0 |
259 |
0 |
0 |
T15 |
2212 |
0 |
0 |
0 |
T16 |
1440 |
0 |
0 |
0 |
T17 |
713 |
0 |
0 |
0 |
T18 |
1782 |
0 |
0 |
0 |
T19 |
1411 |
0 |
0 |
0 |
T20 |
1316 |
0 |
0 |
0 |
T21 |
3939 |
0 |
0 |
0 |
T25 |
0 |
20 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T47,T48,T51 |
1 | 0 | Covered | T47,T48,T51 |
1 | 1 | Covered | T47,T118,T113 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T47,T48,T51 |
1 | 0 | Covered | T47,T118,T113 |
1 | 1 | Covered | T47,T48,T51 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169203733 |
33 |
0 |
0 |
T47 |
8862 |
2 |
0 |
0 |
T48 |
5114 |
1 |
0 |
0 |
T51 |
4773 |
1 |
0 |
0 |
T52 |
10020 |
1 |
0 |
0 |
T53 |
4935 |
1 |
0 |
0 |
T110 |
4166 |
1 |
0 |
0 |
T113 |
10923 |
2 |
0 |
0 |
T114 |
3858 |
1 |
0 |
0 |
T115 |
8199 |
1 |
0 |
0 |
T118 |
8078 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
460199019 |
33 |
0 |
0 |
T47 |
8770 |
2 |
0 |
0 |
T48 |
20455 |
1 |
0 |
0 |
T51 |
35243 |
1 |
0 |
0 |
T52 |
21859 |
1 |
0 |
0 |
T53 |
7178 |
1 |
0 |
0 |
T110 |
12498 |
1 |
0 |
0 |
T113 |
12787 |
2 |
0 |
0 |
T114 |
14815 |
1 |
0 |
0 |
T115 |
52474 |
1 |
0 |
0 |
T118 |
7913 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T47,T48,T49 |
1 | 0 | Covered | T47,T48,T49 |
1 | 1 | Covered | T47,T110,T118 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T47,T48,T49 |
1 | 0 | Covered | T47,T110,T118 |
1 | 1 | Covered | T47,T48,T49 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169203733 |
33 |
0 |
0 |
T47 |
8862 |
2 |
0 |
0 |
T48 |
5114 |
1 |
0 |
0 |
T49 |
10250 |
2 |
0 |
0 |
T51 |
4773 |
1 |
0 |
0 |
T110 |
4166 |
2 |
0 |
0 |
T113 |
10923 |
2 |
0 |
0 |
T118 |
8078 |
4 |
0 |
0 |
T119 |
7945 |
1 |
0 |
0 |
T120 |
5264 |
3 |
0 |
0 |
T121 |
7918 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
460199019 |
33 |
0 |
0 |
T47 |
8770 |
2 |
0 |
0 |
T48 |
20455 |
1 |
0 |
0 |
T49 |
20080 |
2 |
0 |
0 |
T51 |
35243 |
1 |
0 |
0 |
T110 |
12498 |
2 |
0 |
0 |
T113 |
12787 |
2 |
0 |
0 |
T118 |
7913 |
4 |
0 |
0 |
T119 |
7945 |
1 |
0 |
0 |
T120 |
20215 |
3 |
0 |
0 |
T121 |
15835 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T48,T54,T52 |
1 | 0 | Covered | T48,T54,T52 |
1 | 1 | Covered | T48,T52,T115 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T48,T54,T52 |
1 | 0 | Covered | T48,T52,T115 |
1 | 1 | Covered | T48,T54,T52 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169203733 |
40 |
0 |
0 |
T48 |
5114 |
2 |
0 |
0 |
T52 |
10020 |
5 |
0 |
0 |
T54 |
2532 |
1 |
0 |
0 |
T110 |
4166 |
2 |
0 |
0 |
T111 |
6732 |
1 |
0 |
0 |
T112 |
5386 |
2 |
0 |
0 |
T113 |
10923 |
1 |
0 |
0 |
T115 |
8199 |
2 |
0 |
0 |
T116 |
3475 |
1 |
0 |
0 |
T117 |
11580 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231299016 |
40 |
0 |
0 |
T48 |
9353 |
2 |
0 |
0 |
T52 |
9997 |
5 |
0 |
0 |
T54 |
4885 |
1 |
0 |
0 |
T110 |
5643 |
2 |
0 |
0 |
T111 |
2726 |
1 |
0 |
0 |
T112 |
2211 |
2 |
0 |
0 |
T113 |
5589 |
1 |
0 |
0 |
T115 |
25072 |
2 |
0 |
0 |
T116 |
3174 |
1 |
0 |
0 |
T117 |
24366 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T48,T54,T52 |
1 | 0 | Covered | T48,T54,T52 |
1 | 1 | Covered | T48,T52,T117 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T48,T54,T52 |
1 | 0 | Covered | T48,T52,T117 |
1 | 1 | Covered | T48,T54,T52 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169203733 |
39 |
0 |
0 |
T48 |
5114 |
3 |
0 |
0 |
T52 |
10020 |
4 |
0 |
0 |
T54 |
2532 |
1 |
0 |
0 |
T75 |
4997 |
1 |
0 |
0 |
T112 |
5386 |
1 |
0 |
0 |
T113 |
10923 |
1 |
0 |
0 |
T114 |
3858 |
1 |
0 |
0 |
T117 |
11580 |
3 |
0 |
0 |
T122 |
14771 |
1 |
0 |
0 |
T123 |
8789 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231299016 |
39 |
0 |
0 |
T48 |
9353 |
3 |
0 |
0 |
T52 |
9997 |
4 |
0 |
0 |
T54 |
4885 |
1 |
0 |
0 |
T75 |
14667 |
1 |
0 |
0 |
T112 |
2211 |
1 |
0 |
0 |
T113 |
5589 |
1 |
0 |
0 |
T114 |
7069 |
1 |
0 |
0 |
T117 |
24366 |
3 |
0 |
0 |
T122 |
6703 |
1 |
0 |
0 |
T123 |
4084 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T48,T49,T54 |
1 | 0 | Covered | T48,T49,T54 |
1 | 1 | Covered | T49,T54,T124 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T48,T49,T54 |
1 | 0 | Covered | T49,T54,T124 |
1 | 1 | Covered | T48,T49,T54 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169203733 |
46 |
0 |
0 |
T48 |
5114 |
2 |
0 |
0 |
T49 |
10250 |
2 |
0 |
0 |
T52 |
10020 |
1 |
0 |
0 |
T54 |
2532 |
3 |
0 |
0 |
T75 |
4997 |
1 |
0 |
0 |
T110 |
4166 |
1 |
0 |
0 |
T111 |
6732 |
2 |
0 |
0 |
T114 |
3858 |
1 |
0 |
0 |
T118 |
8078 |
2 |
0 |
0 |
T124 |
3165 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115648874 |
46 |
0 |
0 |
T48 |
4673 |
2 |
0 |
0 |
T49 |
4524 |
2 |
0 |
0 |
T52 |
4997 |
1 |
0 |
0 |
T54 |
2444 |
3 |
0 |
0 |
T75 |
7333 |
1 |
0 |
0 |
T110 |
2821 |
1 |
0 |
0 |
T111 |
1362 |
2 |
0 |
0 |
T114 |
3533 |
1 |
0 |
0 |
T118 |
1652 |
2 |
0 |
0 |
T124 |
3399 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T48,T49,T54 |
1 | 0 | Covered | T48,T49,T54 |
1 | 1 | Covered | T49,T54,T124 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T48,T49,T54 |
1 | 0 | Covered | T49,T54,T124 |
1 | 1 | Covered | T48,T49,T54 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169203733 |
37 |
0 |
0 |
T48 |
5114 |
2 |
0 |
0 |
T49 |
10250 |
3 |
0 |
0 |
T54 |
2532 |
3 |
0 |
0 |
T75 |
4997 |
1 |
0 |
0 |
T111 |
6732 |
1 |
0 |
0 |
T112 |
5386 |
1 |
0 |
0 |
T113 |
10923 |
2 |
0 |
0 |
T114 |
3858 |
1 |
0 |
0 |
T118 |
8078 |
1 |
0 |
0 |
T124 |
3165 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115648874 |
37 |
0 |
0 |
T48 |
4673 |
2 |
0 |
0 |
T49 |
4524 |
3 |
0 |
0 |
T54 |
2444 |
3 |
0 |
0 |
T75 |
7333 |
1 |
0 |
0 |
T111 |
1362 |
1 |
0 |
0 |
T112 |
1107 |
1 |
0 |
0 |
T113 |
2794 |
2 |
0 |
0 |
T114 |
3533 |
1 |
0 |
0 |
T118 |
1652 |
1 |
0 |
0 |
T124 |
3399 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T48,T50,T49 |
1 | 0 | Covered | T48,T50,T49 |
1 | 1 | Covered | T49,T118,T125 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T48,T50,T49 |
1 | 0 | Covered | T49,T118,T125 |
1 | 1 | Covered | T48,T50,T49 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169203733 |
30 |
0 |
0 |
T48 |
5114 |
2 |
0 |
0 |
T49 |
10250 |
3 |
0 |
0 |
T50 |
5673 |
1 |
0 |
0 |
T54 |
2532 |
2 |
0 |
0 |
T110 |
4166 |
1 |
0 |
0 |
T112 |
5386 |
1 |
0 |
0 |
T113 |
10923 |
2 |
0 |
0 |
T115 |
8199 |
1 |
0 |
0 |
T118 |
8078 |
2 |
0 |
0 |
T124 |
3165 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490035738 |
30 |
0 |
0 |
T48 |
21309 |
2 |
0 |
0 |
T49 |
20919 |
3 |
0 |
0 |
T50 |
6919 |
1 |
0 |
0 |
T54 |
11012 |
2 |
0 |
0 |
T110 |
13019 |
1 |
0 |
0 |
T112 |
5611 |
1 |
0 |
0 |
T113 |
13321 |
2 |
0 |
0 |
T115 |
54663 |
1 |
0 |
0 |
T118 |
8243 |
2 |
0 |
0 |
T124 |
15073 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T48,T50,T49 |
1 | 0 | Covered | T48,T50,T49 |
1 | 1 | Covered | T48,T116,T126 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T48,T50,T49 |
1 | 0 | Covered | T48,T116,T126 |
1 | 1 | Covered | T48,T50,T49 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169203733 |
34 |
0 |
0 |
T48 |
5114 |
2 |
0 |
0 |
T49 |
10250 |
2 |
0 |
0 |
T50 |
5673 |
1 |
0 |
0 |
T54 |
2532 |
1 |
0 |
0 |
T75 |
4997 |
1 |
0 |
0 |
T110 |
4166 |
1 |
0 |
0 |
T111 |
6732 |
1 |
0 |
0 |
T112 |
5386 |
1 |
0 |
0 |
T118 |
8078 |
1 |
0 |
0 |
T124 |
3165 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490035738 |
34 |
0 |
0 |
T48 |
21309 |
2 |
0 |
0 |
T49 |
20919 |
2 |
0 |
0 |
T50 |
6919 |
1 |
0 |
0 |
T54 |
11012 |
1 |
0 |
0 |
T75 |
31231 |
1 |
0 |
0 |
T110 |
13019 |
1 |
0 |
0 |
T111 |
6800 |
1 |
0 |
0 |
T112 |
5611 |
1 |
0 |
0 |
T118 |
8243 |
1 |
0 |
0 |
T124 |
15073 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T47,T48,T54 |
1 | 0 | Covered | T47,T48,T54 |
1 | 1 | Covered | T54,T52,T116 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T47,T48,T54 |
1 | 0 | Covered | T54,T52,T116 |
1 | 1 | Covered | T47,T48,T54 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169203733 |
30 |
0 |
0 |
T47 |
8862 |
1 |
0 |
0 |
T48 |
5114 |
1 |
0 |
0 |
T52 |
10020 |
2 |
0 |
0 |
T54 |
2532 |
4 |
0 |
0 |
T112 |
5386 |
2 |
0 |
0 |
T113 |
10923 |
1 |
0 |
0 |
T115 |
8199 |
1 |
0 |
0 |
T116 |
3475 |
2 |
0 |
0 |
T118 |
8078 |
2 |
0 |
0 |
T122 |
14771 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
235343874 |
30 |
0 |
0 |
T47 |
4385 |
1 |
0 |
0 |
T48 |
10228 |
1 |
0 |
0 |
T52 |
10931 |
2 |
0 |
0 |
T54 |
5286 |
4 |
0 |
0 |
T112 |
2693 |
2 |
0 |
0 |
T113 |
6394 |
1 |
0 |
0 |
T115 |
26238 |
1 |
0 |
0 |
T116 |
3404 |
2 |
0 |
0 |
T118 |
3956 |
2 |
0 |
0 |
T122 |
7385 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T48,T49,T54 |
1 | 0 | Covered | T48,T49,T54 |
1 | 1 | Covered | T54,T52,T118 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T48,T49,T54 |
1 | 0 | Covered | T54,T52,T118 |
1 | 1 | Covered | T48,T49,T54 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169203733 |
31 |
0 |
0 |
T48 |
5114 |
1 |
0 |
0 |
T49 |
10250 |
1 |
0 |
0 |
T52 |
10020 |
2 |
0 |
0 |
T54 |
2532 |
3 |
0 |
0 |
T112 |
5386 |
1 |
0 |
0 |
T116 |
3475 |
1 |
0 |
0 |
T118 |
8078 |
3 |
0 |
0 |
T119 |
7945 |
2 |
0 |
0 |
T126 |
11317 |
1 |
0 |
0 |
T127 |
3948 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
235343874 |
31 |
0 |
0 |
T48 |
10228 |
1 |
0 |
0 |
T49 |
10041 |
1 |
0 |
0 |
T52 |
10931 |
2 |
0 |
0 |
T54 |
5286 |
3 |
0 |
0 |
T112 |
2693 |
1 |
0 |
0 |
T116 |
3404 |
1 |
0 |
0 |
T118 |
3956 |
3 |
0 |
0 |
T119 |
3972 |
2 |
0 |
0 |
T126 |
10864 |
1 |
0 |
0 |
T127 |
3948 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457385032 |
90791 |
0 |
0 |
T1 |
366458 |
292 |
0 |
0 |
T2 |
100330 |
40 |
0 |
0 |
T3 |
0 |
1711 |
0 |
0 |
T5 |
3697 |
0 |
0 |
0 |
T8 |
0 |
614 |
0 |
0 |
T9 |
0 |
124 |
0 |
0 |
T10 |
0 |
1042 |
0 |
0 |
T11 |
0 |
126 |
0 |
0 |
T15 |
4424 |
0 |
0 |
0 |
T16 |
2880 |
0 |
0 |
0 |
T17 |
1426 |
0 |
0 |
0 |
T18 |
3565 |
0 |
0 |
0 |
T19 |
2767 |
0 |
0 |
0 |
T20 |
2632 |
0 |
0 |
0 |
T21 |
7737 |
0 |
0 |
0 |
T22 |
0 |
59 |
0 |
0 |
T68 |
0 |
47 |
0 |
0 |
T109 |
0 |
84 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17425717 |
89688 |
0 |
0 |
T1 |
2819 |
292 |
0 |
0 |
T2 |
219 |
40 |
0 |
0 |
T3 |
0 |
1714 |
0 |
0 |
T5 |
269 |
0 |
0 |
0 |
T8 |
0 |
614 |
0 |
0 |
T9 |
0 |
124 |
0 |
0 |
T10 |
0 |
1042 |
0 |
0 |
T11 |
0 |
126 |
0 |
0 |
T15 |
322 |
0 |
0 |
0 |
T16 |
210 |
0 |
0 |
0 |
T17 |
103 |
0 |
0 |
0 |
T18 |
260 |
0 |
0 |
0 |
T19 |
217 |
0 |
0 |
0 |
T20 |
191 |
0 |
0 |
0 |
T21 |
617 |
0 |
0 |
0 |
T22 |
0 |
59 |
0 |
0 |
T68 |
0 |
47 |
0 |
0 |
T109 |
0 |
84 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
229938236 |
90308 |
0 |
0 |
T1 |
183993 |
292 |
0 |
0 |
T2 |
50146 |
40 |
0 |
0 |
T3 |
0 |
1708 |
0 |
0 |
T5 |
1802 |
0 |
0 |
0 |
T8 |
0 |
614 |
0 |
0 |
T9 |
0 |
124 |
0 |
0 |
T10 |
0 |
1042 |
0 |
0 |
T11 |
0 |
126 |
0 |
0 |
T15 |
2165 |
0 |
0 |
0 |
T16 |
1360 |
0 |
0 |
0 |
T17 |
691 |
0 |
0 |
0 |
T18 |
1750 |
0 |
0 |
0 |
T19 |
1358 |
0 |
0 |
0 |
T20 |
1404 |
0 |
0 |
0 |
T21 |
3829 |
0 |
0 |
0 |
T22 |
0 |
59 |
0 |
0 |
T68 |
0 |
47 |
0 |
0 |
T109 |
0 |
84 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17425717 |
89206 |
0 |
0 |
T1 |
2819 |
292 |
0 |
0 |
T2 |
219 |
40 |
0 |
0 |
T3 |
0 |
1711 |
0 |
0 |
T5 |
269 |
0 |
0 |
0 |
T8 |
0 |
614 |
0 |
0 |
T9 |
0 |
124 |
0 |
0 |
T10 |
0 |
1042 |
0 |
0 |
T11 |
0 |
126 |
0 |
0 |
T15 |
322 |
0 |
0 |
0 |
T16 |
210 |
0 |
0 |
0 |
T17 |
103 |
0 |
0 |
0 |
T18 |
260 |
0 |
0 |
0 |
T19 |
217 |
0 |
0 |
0 |
T20 |
191 |
0 |
0 |
0 |
T21 |
617 |
0 |
0 |
0 |
T22 |
0 |
59 |
0 |
0 |
T68 |
0 |
47 |
0 |
0 |
T109 |
0 |
84 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114968483 |
89475 |
0 |
0 |
T1 |
91996 |
292 |
0 |
0 |
T2 |
25073 |
40 |
0 |
0 |
T3 |
0 |
1698 |
0 |
0 |
T5 |
901 |
0 |
0 |
0 |
T8 |
0 |
614 |
0 |
0 |
T9 |
0 |
124 |
0 |
0 |
T10 |
0 |
1042 |
0 |
0 |
T11 |
0 |
126 |
0 |
0 |
T15 |
1083 |
0 |
0 |
0 |
T16 |
680 |
0 |
0 |
0 |
T17 |
345 |
0 |
0 |
0 |
T18 |
875 |
0 |
0 |
0 |
T19 |
679 |
0 |
0 |
0 |
T20 |
701 |
0 |
0 |
0 |
T21 |
1915 |
0 |
0 |
0 |
T22 |
0 |
59 |
0 |
0 |
T68 |
0 |
47 |
0 |
0 |
T109 |
0 |
84 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17425717 |
88380 |
0 |
0 |
T1 |
2819 |
292 |
0 |
0 |
T2 |
219 |
40 |
0 |
0 |
T3 |
0 |
1701 |
0 |
0 |
T5 |
269 |
0 |
0 |
0 |
T8 |
0 |
614 |
0 |
0 |
T9 |
0 |
124 |
0 |
0 |
T10 |
0 |
1042 |
0 |
0 |
T11 |
0 |
126 |
0 |
0 |
T15 |
322 |
0 |
0 |
0 |
T16 |
210 |
0 |
0 |
0 |
T17 |
103 |
0 |
0 |
0 |
T18 |
260 |
0 |
0 |
0 |
T19 |
217 |
0 |
0 |
0 |
T20 |
191 |
0 |
0 |
0 |
T21 |
617 |
0 |
0 |
0 |
T22 |
0 |
59 |
0 |
0 |
T68 |
0 |
47 |
0 |
0 |
T109 |
0 |
84 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487104382 |
109708 |
0 |
0 |
T1 |
405741 |
338 |
0 |
0 |
T2 |
104514 |
40 |
0 |
0 |
T3 |
0 |
2109 |
0 |
0 |
T5 |
3850 |
0 |
0 |
0 |
T8 |
0 |
734 |
0 |
0 |
T9 |
0 |
124 |
0 |
0 |
T10 |
0 |
1353 |
0 |
0 |
T11 |
0 |
126 |
0 |
0 |
T15 |
4609 |
0 |
0 |
0 |
T16 |
3001 |
0 |
0 |
0 |
T17 |
1484 |
0 |
0 |
0 |
T18 |
3713 |
0 |
0 |
0 |
T19 |
2937 |
0 |
0 |
0 |
T20 |
2741 |
0 |
0 |
0 |
T21 |
8031 |
0 |
0 |
0 |
T22 |
0 |
59 |
0 |
0 |
T68 |
0 |
95 |
0 |
0 |
T109 |
0 |
132 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17510940 |
109187 |
0 |
0 |
T1 |
2867 |
338 |
0 |
0 |
T2 |
219 |
40 |
0 |
0 |
T3 |
0 |
2109 |
0 |
0 |
T5 |
269 |
0 |
0 |
0 |
T8 |
0 |
734 |
0 |
0 |
T9 |
0 |
124 |
0 |
0 |
T10 |
0 |
1353 |
0 |
0 |
T11 |
0 |
126 |
0 |
0 |
T15 |
322 |
0 |
0 |
0 |
T16 |
210 |
0 |
0 |
0 |
T17 |
103 |
0 |
0 |
0 |
T18 |
260 |
0 |
0 |
0 |
T19 |
217 |
0 |
0 |
0 |
T20 |
191 |
0 |
0 |
0 |
T21 |
617 |
0 |
0 |
0 |
T22 |
0 |
59 |
0 |
0 |
T68 |
0 |
95 |
0 |
0 |
T109 |
0 |
132 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
233936852 |
109565 |
0 |
0 |
T1 |
191879 |
313 |
0 |
0 |
T2 |
50167 |
40 |
0 |
0 |
T3 |
0 |
2124 |
0 |
0 |
T5 |
1847 |
0 |
0 |
0 |
T8 |
0 |
746 |
0 |
0 |
T9 |
0 |
124 |
0 |
0 |
T10 |
0 |
1329 |
0 |
0 |
T11 |
0 |
126 |
0 |
0 |
T15 |
2212 |
0 |
0 |
0 |
T16 |
1440 |
0 |
0 |
0 |
T17 |
713 |
0 |
0 |
0 |
T18 |
1782 |
0 |
0 |
0 |
T19 |
1411 |
0 |
0 |
0 |
T20 |
1316 |
0 |
0 |
0 |
T21 |
3939 |
0 |
0 |
0 |
T22 |
0 |
59 |
0 |
0 |
T68 |
0 |
83 |
0 |
0 |
T109 |
0 |
120 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17501586 |
108801 |
0 |
0 |
T1 |
2855 |
313 |
0 |
0 |
T2 |
219 |
40 |
0 |
0 |
T3 |
0 |
2124 |
0 |
0 |
T5 |
269 |
0 |
0 |
0 |
T8 |
0 |
746 |
0 |
0 |
T9 |
0 |
124 |
0 |
0 |
T10 |
0 |
1329 |
0 |
0 |
T11 |
0 |
126 |
0 |
0 |
T15 |
322 |
0 |
0 |
0 |
T16 |
210 |
0 |
0 |
0 |
T17 |
103 |
0 |
0 |
0 |
T18 |
260 |
0 |
0 |
0 |
T19 |
217 |
0 |
0 |
0 |
T20 |
191 |
0 |
0 |
0 |
T21 |
617 |
0 |
0 |
0 |
T22 |
0 |
59 |
0 |
0 |
T68 |
0 |
83 |
0 |
0 |
T109 |
0 |
120 |
0 |
0 |