Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.43 100.00 85.71 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.66 96.24 80.88 91.53 90.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 100.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 83.59 94.90 76.09 88.37 75.00
u_src_to_dst_req 100.00 100.00 100.00 100.00 100.00



Module Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.43 100.00 85.71 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.66 96.24 80.88 91.53 90.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 100.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 83.59 94.90 76.09 88.37 75.00
u_src_to_dst_req 100.00 100.00 100.00 100.00 100.00



Module Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.43 100.00 85.71 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.36 97.74 86.76 94.92 90.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 100.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 87.44 96.94 84.78 93.02 75.00
u_src_to_dst_req 100.00 100.00 100.00 100.00 100.00



Module Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.43 100.00 85.71 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.66 96.24 80.88 91.53 90.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 100.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 83.59 94.90 76.09 88.37 75.00
u_src_to_dst_req 100.00 100.00 100.00 100.00 100.00



Module Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.43 100.00 85.71 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.66 96.24 80.88 91.53 90.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 100.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 83.59 94.90 76.09 88.37 75.00
u_src_to_dst_req 100.00 100.00 100.00 100.00 100.00



Module Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.92 100.00 91.67 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.39 100.00 93.55 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 100.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 97.73 100.00 90.91 100.00 100.00
u_src_to_dst_req 100.00 100.00 100.00 100.00 100.00



Module Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.92 100.00 91.67 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.39 100.00 93.55 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 100.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 97.73 100.00 90.91 100.00 100.00
u_src_to_dst_req 100.00 100.00 100.00 100.00 100.00



Module Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.92 100.00 91.67 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.39 100.00 93.55 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 100.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 97.73 100.00 90.91 100.00 100.00
u_src_to_dst_req 100.00 100.00 100.00 100.00 100.00



Module Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.92 100.00 91.67 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.39 100.00 93.55 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 100.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 97.73 100.00 90.91 100.00 100.00
u_src_to_dst_req 100.00 100.00 100.00 100.00 100.00



Module Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.92 100.00 91.67 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.39 100.00 93.55 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 100.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 97.73 100.00 90.91 100.00 100.00
u_src_to_dst_req 100.00 100.00 100.00 100.00 100.00

Line Coverage for Module : prim_reg_cdc
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN6511100.00
ALWAYS7166100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN10911100.00
ALWAYS11599100.00
CONT_ASSIGN15011100.00
CONT_ASSIGN15511100.00
CONT_ASSIGN15611100.00
CONT_ASSIGN20011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
65 1 1
71 1 1
72 1 1
73 1 1
74 1 1
75 1 1
76 1 1
MISSING_ELSE
85 1 1
109 1 1
115 1 1
116 1 1
117 1 1
118 1 1
123 1 1
124 1 1
125 1 1
134 1 1
135 1 1
MISSING_ELSE
150 1 1
155 1 1
156 1 1
200 1 1


Cond Coverage for Module : prim_reg_cdc
TotalCoveredPercent
Conditions151386.67
Logical151386.67
Non-Logical00
Event00

 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT4,T1,T5
01CoveredT3,T25,T10
10CoveredT1,T2,T3

 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT4,T1,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT4,T1,T5
01CoveredT1,T2,T3
10CoveredT1,T2,T3

 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT4,T1,T5
10Not Covered
11CoveredT1,T2,T3

Branch Coverage for Module : prim_reg_cdc
Line No.TotalCoveredPercent
Branches 8 8 100.00
IF 71 4 4 100.00
IF 115 4 4 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 71 if ((!rst_src_ni)) -2-: 73 if (src_req) -3-: 75 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T4,T1,T5
0 1 - Covered T1,T2,T3
0 0 1 Covered T1,T2,T3
0 0 0 Covered T4,T1,T5


LineNo. Expression -1-: 115 if ((!rst_src_ni)) -2-: 118 if (src_req) -3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T4,T1,T5
0 1 - Covered T1,T2,T3
0 0 1 Covered T1,T2,T3
0 0 0 Covered T4,T1,T5


Assert Coverage for Module : prim_reg_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 1692037330 1533202 0 0
DstReqKnown_A 2147483647 2147483647 0 0
SrcAckBusyChk_A 1692037330 276685 0 0
SrcBusyKnown_A 1692037330 1665991210 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1692037330 1533202 0 0
T1 1144100 2480 0 0
T2 522560 859 0 0
T3 0 20968 0 0
T5 19240 0 0 0
T8 0 10409 0 0
T9 0 1820 0 0
T10 0 12679 0 0
T15 22120 0 0 0
T16 29110 0 0 0
T17 14840 0 0 0
T18 8900 0 0 0
T19 13700 0 0 0
T20 25210 0 0 0
T21 12350 0 0 0
T25 0 920 0 0
T26 0 470 0 0
T27 0 404 0 0
T28 0 1025 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 2147483647 0 0
T1 2480134 2476964 0 0
T2 660460 659902 0 0
T4 21580 20580 0 0
T5 24194 23088 0 0
T15 28986 27698 0 0
T16 18722 16902 0 0
T17 9318 8362 0 0
T18 23370 22130 0 0
T19 18304 17226 0 0
T20 17588 16160 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1692037330 276685 0 0
T1 1144100 640 0 0
T2 522560 180 0 0
T3 0 4130 0 0
T5 19240 0 0 0
T8 0 1960 0 0
T9 0 540 0 0
T10 0 2565 0 0
T15 22120 0 0 0
T16 29110 0 0 0
T17 14840 0 0 0
T18 8900 0 0 0
T19 13700 0 0 0
T20 25210 0 0 0
T21 12350 0 0 0
T25 0 168 0 0
T26 0 57 0 0
T27 0 56 0 0
T28 0 317 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1692037330 1665991210 0 0
T1 1144100 1142570 0 0
T2 522560 522080 0 0
T4 8410 7980 0 0
T5 19240 18260 0 0
T15 22120 21040 0 0
T16 29110 25950 0 0
T17 14840 13010 0 0
T18 8900 8400 0 0
T19 13700 12900 0 0
T20 25210 22870 0 0

Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN6511100.00
ALWAYS7166100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN10911100.00
ALWAYS11599100.00
CONT_ASSIGN15011100.00
CONT_ASSIGN15511100.00
CONT_ASSIGN15611100.00
CONT_ASSIGN20011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
65 1 1
71 1 1
72 1 1
73 1 1
74 1 1
75 1 1
76 1 1
MISSING_ELSE
85 1 1
109 1 1
115 1 1
116 1 1
117 1 1
118 1 1
123 1 1
124 1 1
125 1 1
134 1 1
135 1 1
MISSING_ELSE
150 1 1
155 1 1
156 1 1
200 1 1


Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc
TotalCoveredPercent
Conditions141285.71
Logical141285.71
Non-Logical00
Event00

 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT4,T1,T5
01Unreachable
10CoveredT1,T2,T3

 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT4,T1,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT4,T1,T5
01CoveredT1,T2,T3
10CoveredT1,T2,T3

 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT4,T1,T5
10Not Covered
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc
Line No.TotalCoveredPercent
Branches 8 8 100.00
IF 71 4 4 100.00
IF 115 4 4 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 71 if ((!rst_src_ni)) -2-: 73 if (src_req) -3-: 75 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T4,T1,T5
0 1 - Covered T1,T2,T3
0 0 1 Covered T1,T2,T3
0 0 0 Covered T4,T1,T5


LineNo. Expression -1-: 115 if ((!rst_src_ni)) -2-: 118 if (src_req) -3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T4,T1,T5
0 1 - Covered T1,T2,T3
0 0 1 Covered T1,T2,T3
0 0 0 Covered T4,T1,T5


Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 169203733 93776 0 0
DstReqKnown_A 460199019 455678244 0 0
SrcAckBusyChk_A 169203733 24715 0 0
SrcBusyKnown_A 169203733 166599121 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 169203733 93776 0 0
T1 114410 193 0 0
T2 52256 63 0 0
T3 0 1444 0 0
T5 1924 0 0 0
T8 0 697 0 0
T9 0 133 0 0
T10 0 889 0 0
T15 2212 0 0 0
T16 2911 0 0 0
T17 1484 0 0 0
T18 890 0 0 0
T19 1370 0 0 0
T20 2521 0 0 0
T21 1235 0 0 0
T25 0 43 0 0
T26 0 18 0 0
T27 0 17 0 0
T28 0 50 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 460199019 455678244 0 0
T1 366458 365913 0 0
T2 100330 100236 0 0
T4 3316 3140 0 0
T5 3697 3507 0 0
T15 4424 4207 0 0
T16 2880 2567 0 0
T17 1426 1250 0 0
T18 3565 3361 0 0
T19 2767 2591 0 0
T20 2632 2387 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 169203733 24715 0 0
T1 114410 64 0 0
T2 52256 18 0 0
T3 0 406 0 0
T5 1924 0 0 0
T8 0 196 0 0
T9 0 54 0 0
T10 0 254 0 0
T15 2212 0 0 0
T16 2911 0 0 0
T17 1484 0 0 0
T18 890 0 0 0
T19 1370 0 0 0
T20 2521 0 0 0
T21 1235 0 0 0
T25 0 12 0 0
T26 0 4 0 0
T27 0 4 0 0
T28 0 22 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 169203733 166599121 0 0
T1 114410 114257 0 0
T2 52256 52208 0 0
T4 841 798 0 0
T5 1924 1826 0 0
T15 2212 2104 0 0
T16 2911 2595 0 0
T17 1484 1301 0 0
T18 890 840 0 0
T19 1370 1290 0 0
T20 2521 2287 0 0

Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN6511100.00
ALWAYS7166100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN10911100.00
ALWAYS11599100.00
CONT_ASSIGN15011100.00
CONT_ASSIGN15511100.00
CONT_ASSIGN15611100.00
CONT_ASSIGN20011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
65 1 1
71 1 1
72 1 1
73 1 1
74 1 1
75 1 1
76 1 1
MISSING_ELSE
85 1 1
109 1 1
115 1 1
116 1 1
117 1 1
118 1 1
123 1 1
124 1 1
125 1 1
134 1 1
135 1 1
MISSING_ELSE
150 1 1
155 1 1
156 1 1
200 1 1


Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc
TotalCoveredPercent
Conditions141285.71
Logical141285.71
Non-Logical00
Event00

 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT4,T1,T5
01Unreachable
10CoveredT1,T2,T3

 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT4,T1,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT4,T1,T5
01CoveredT1,T2,T3
10CoveredT1,T2,T3

 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT4,T1,T5
10Not Covered
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc
Line No.TotalCoveredPercent
Branches 8 8 100.00
IF 71 4 4 100.00
IF 115 4 4 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 71 if ((!rst_src_ni)) -2-: 73 if (src_req) -3-: 75 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T4,T1,T5
0 1 - Covered T1,T2,T3
0 0 1 Covered T1,T2,T3
0 0 0 Covered T4,T1,T5


LineNo. Expression -1-: 115 if ((!rst_src_ni)) -2-: 118 if (src_req) -3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T4,T1,T5
0 1 - Covered T1,T2,T3
0 0 1 Covered T1,T2,T3
0 0 0 Covered T4,T1,T5


Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 169203733 136063 0 0
DstReqKnown_A 231299016 230176215 0 0
SrcAckBusyChk_A 169203733 24715 0 0
SrcBusyKnown_A 169203733 166599121 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 169203733 136063 0 0
T1 114410 253 0 0
T2 52256 85 0 0
T3 0 2054 0 0
T5 1924 0 0 0
T8 0 1004 0 0
T9 0 184 0 0
T10 0 1261 0 0
T15 2212 0 0 0
T16 2911 0 0 0
T17 1484 0 0 0
T18 890 0 0 0
T19 1370 0 0 0
T20 2521 0 0 0
T21 1235 0 0 0
T25 0 65 0 0
T26 0 31 0 0
T27 0 26 0 0
T28 0 72 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 231299016 230176215 0 0
T1 183993 183861 0 0
T2 50146 50118 0 0
T4 1605 1570 0 0
T5 1802 1754 0 0
T15 2165 2103 0 0
T16 1360 1284 0 0
T17 691 670 0 0
T18 1750 1681 0 0
T19 1358 1296 0 0
T20 1404 1342 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 169203733 24715 0 0
T1 114410 64 0 0
T2 52256 18 0 0
T3 0 406 0 0
T5 1924 0 0 0
T8 0 196 0 0
T9 0 54 0 0
T10 0 254 0 0
T15 2212 0 0 0
T16 2911 0 0 0
T17 1484 0 0 0
T18 890 0 0 0
T19 1370 0 0 0
T20 2521 0 0 0
T21 1235 0 0 0
T25 0 12 0 0
T26 0 4 0 0
T27 0 4 0 0
T28 0 22 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 169203733 166599121 0 0
T1 114410 114257 0 0
T2 52256 52208 0 0
T4 841 798 0 0
T5 1924 1826 0 0
T15 2212 2104 0 0
T16 2911 2595 0 0
T17 1484 1301 0 0
T18 890 840 0 0
T19 1370 1290 0 0
T20 2521 2287 0 0

Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN6511100.00
ALWAYS7166100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN10911100.00
ALWAYS11599100.00
CONT_ASSIGN15011100.00
CONT_ASSIGN15511100.00
CONT_ASSIGN15611100.00
CONT_ASSIGN20011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
65 1 1
71 1 1
72 1 1
73 1 1
74 1 1
75 1 1
76 1 1
MISSING_ELSE
85 1 1
109 1 1
115 1 1
116 1 1
117 1 1
118 1 1
123 1 1
124 1 1
125 1 1
134 1 1
135 1 1
MISSING_ELSE
150 1 1
155 1 1
156 1 1
200 1 1


Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc
TotalCoveredPercent
Conditions141285.71
Logical141285.71
Non-Logical00
Event00

 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT4,T1,T5
01Unreachable
10CoveredT1,T2,T3

 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT4,T1,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT4,T1,T5
01CoveredT1,T2,T3
10CoveredT1,T2,T3

 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT4,T1,T5
10Not Covered
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc
Line No.TotalCoveredPercent
Branches 8 8 100.00
IF 71 4 4 100.00
IF 115 4 4 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 71 if ((!rst_src_ni)) -2-: 73 if (src_req) -3-: 75 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T4,T1,T5
0 1 - Covered T1,T2,T3
0 0 1 Covered T1,T2,T3
0 0 0 Covered T4,T1,T5


LineNo. Expression -1-: 115 if ((!rst_src_ni)) -2-: 118 if (src_req) -3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T4,T1,T5
0 1 - Covered T1,T2,T3
0 0 1 Covered T1,T2,T3
0 0 0 Covered T4,T1,T5


Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 169203733 220662 0 0
DstReqKnown_A 115648874 115087613 0 0
SrcAckBusyChk_A 169203733 24715 0 0
SrcBusyKnown_A 169203733 166599121 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 169203733 220662 0 0
T1 114410 357 0 0
T2 52256 138 0 0
T3 0 3328 0 0
T5 1924 0 0 0
T8 0 1611 0 0
T9 0 265 0 0
T10 0 2004 0 0
T15 2212 0 0 0
T16 2911 0 0 0
T17 1484 0 0 0
T18 890 0 0 0
T19 1370 0 0 0
T20 2521 0 0 0
T21 1235 0 0 0
T25 0 104 0 0
T26 0 54 0 0
T27 0 44 0 0
T28 0 100 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 115648874 115087613 0 0
T1 91996 91931 0 0
T2 25073 25059 0 0
T4 802 785 0 0
T5 901 877 0 0
T15 1083 1052 0 0
T16 680 642 0 0
T17 345 335 0 0
T18 875 840 0 0
T19 679 648 0 0
T20 701 670 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 169203733 24715 0 0
T1 114410 64 0 0
T2 52256 18 0 0
T3 0 406 0 0
T5 1924 0 0 0
T8 0 196 0 0
T9 0 54 0 0
T10 0 254 0 0
T15 2212 0 0 0
T16 2911 0 0 0
T17 1484 0 0 0
T18 890 0 0 0
T19 1370 0 0 0
T20 2521 0 0 0
T21 1235 0 0 0
T25 0 12 0 0
T26 0 4 0 0
T27 0 4 0 0
T28 0 22 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 169203733 166599121 0 0
T1 114410 114257 0 0
T2 52256 52208 0 0
T4 841 798 0 0
T5 1924 1826 0 0
T15 2212 2104 0 0
T16 2911 2595 0 0
T17 1484 1301 0 0
T18 890 840 0 0
T19 1370 1290 0 0
T20 2521 2287 0 0

Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN6511100.00
ALWAYS7166100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN10911100.00
ALWAYS11599100.00
CONT_ASSIGN15011100.00
CONT_ASSIGN15511100.00
CONT_ASSIGN15611100.00
CONT_ASSIGN20011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
65 1 1
71 1 1
72 1 1
73 1 1
74 1 1
75 1 1
76 1 1
MISSING_ELSE
85 1 1
109 1 1
115 1 1
116 1 1
117 1 1
118 1 1
123 1 1
124 1 1
125 1 1
134 1 1
135 1 1
MISSING_ELSE
150 1 1
155 1 1
156 1 1
200 1 1


Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc
TotalCoveredPercent
Conditions141285.71
Logical141285.71
Non-Logical00
Event00

 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT4,T1,T5
01Unreachable
10CoveredT1,T2,T3

 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT4,T1,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT4,T1,T5
01CoveredT1,T2,T3
10CoveredT1,T2,T3

 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT4,T1,T5
10Not Covered
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc
Line No.TotalCoveredPercent
Branches 8 8 100.00
IF 71 4 4 100.00
IF 115 4 4 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 71 if ((!rst_src_ni)) -2-: 73 if (src_req) -3-: 75 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T4,T1,T5
0 1 - Covered T1,T2,T3
0 0 1 Covered T1,T2,T3
0 0 0 Covered T4,T1,T5


LineNo. Expression -1-: 115 if ((!rst_src_ni)) -2-: 118 if (src_req) -3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T4,T1,T5
0 1 - Covered T1,T2,T3
0 0 1 Covered T1,T2,T3
0 0 0 Covered T4,T1,T5


Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 169203733 91924 0 0
DstReqKnown_A 490035738 485259080 0 0
SrcAckBusyChk_A 169203733 24715 0 0
SrcBusyKnown_A 169203733 166599121 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 169203733 91924 0 0
T1 114410 183 0 0
T2 52256 60 0 0
T3 0 1410 0 0
T5 1924 0 0 0
T8 0 693 0 0
T9 0 133 0 0
T10 0 872 0 0
T15 2212 0 0 0
T16 2911 0 0 0
T17 1484 0 0 0
T18 890 0 0 0
T19 1370 0 0 0
T20 2521 0 0 0
T21 1235 0 0 0
T25 0 44 0 0
T26 0 22 0 0
T27 0 16 0 0
T28 0 50 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 490035738 485259080 0 0
T1 405741 405172 0 0
T2 104514 104417 0 0
T4 3409 3225 0 0
T5 3850 3653 0 0
T15 4609 4383 0 0
T16 3001 2675 0 0
T17 1484 1301 0 0
T18 3713 3502 0 0
T19 2937 2754 0 0
T20 2741 2487 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 169203733 24715 0 0
T1 114410 64 0 0
T2 52256 18 0 0
T3 0 406 0 0
T5 1924 0 0 0
T8 0 196 0 0
T9 0 54 0 0
T10 0 254 0 0
T15 2212 0 0 0
T16 2911 0 0 0
T17 1484 0 0 0
T18 890 0 0 0
T19 1370 0 0 0
T20 2521 0 0 0
T21 1235 0 0 0
T25 0 12 0 0
T26 0 4 0 0
T27 0 4 0 0
T28 0 22 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 169203733 166599121 0 0
T1 114410 114257 0 0
T2 52256 52208 0 0
T4 841 798 0 0
T5 1924 1826 0 0
T15 2212 2104 0 0
T16 2911 2595 0 0
T17 1484 1301 0 0
T18 890 840 0 0
T19 1370 1290 0 0
T20 2521 2287 0 0

Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN6511100.00
ALWAYS7166100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN10911100.00
ALWAYS11599100.00
CONT_ASSIGN15011100.00
CONT_ASSIGN15511100.00
CONT_ASSIGN15611100.00
CONT_ASSIGN20011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
65 1 1
71 1 1
72 1 1
73 1 1
74 1 1
75 1 1
76 1 1
MISSING_ELSE
85 1 1
109 1 1
115 1 1
116 1 1
117 1 1
118 1 1
123 1 1
124 1 1
125 1 1
134 1 1
135 1 1
MISSING_ELSE
150 1 1
155 1 1
156 1 1
200 1 1


Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc
TotalCoveredPercent
Conditions141285.71
Logical141285.71
Non-Logical00
Event00

 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT4,T1,T5
01Unreachable
10CoveredT1,T2,T3

 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT4,T1,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT4,T1,T5
01CoveredT1,T2,T3
10CoveredT1,T2,T3

 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT4,T1,T5
10Not Covered
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc
Line No.TotalCoveredPercent
Branches 8 8 100.00
IF 71 4 4 100.00
IF 115 4 4 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 71 if ((!rst_src_ni)) -2-: 73 if (src_req) -3-: 75 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T4,T1,T5
0 1 - Covered T1,T2,T3
0 0 1 Covered T1,T2,T3
0 0 0 Covered T4,T1,T5


LineNo. Expression -1-: 115 if ((!rst_src_ni)) -2-: 118 if (src_req) -3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T4,T1,T5
0 1 - Covered T1,T2,T3
0 0 1 Covered T1,T2,T3
0 0 0 Covered T4,T1,T5


Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 169203733 133560 0 0
DstReqKnown_A 235343874 233054064 0 0
SrcAckBusyChk_A 169203733 24218 0 0
SrcBusyKnown_A 169203733 166599121 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 169203733 133560 0 0
T1 114410 254 0 0
T2 52256 84 0 0
T3 0 2065 0 0
T5 1924 0 0 0
T8 0 1200 0 0
T9 0 185 0 0
T10 0 1256 0 0
T15 2212 0 0 0
T16 2911 0 0 0
T17 1484 0 0 0
T18 890 0 0 0
T19 1370 0 0 0
T20 2521 0 0 0
T21 1235 0 0 0
T25 0 35 0 0
T26 0 17 0 0
T27 0 16 0 0
T28 0 47 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 235343874 233054064 0 0
T1 191879 191605 0 0
T2 50167 50121 0 0
T4 1658 1570 0 0
T5 1847 1753 0 0
T15 2212 2104 0 0
T16 1440 1283 0 0
T17 713 625 0 0
T18 1782 1681 0 0
T19 1411 1324 0 0
T20 1316 1194 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 169203733 24218 0 0
T1 114410 64 0 0
T2 52256 18 0 0
T3 0 406 0 0
T5 1924 0 0 0
T8 0 196 0 0
T9 0 54 0 0
T10 0 254 0 0
T15 2212 0 0 0
T16 2911 0 0 0
T17 1484 0 0 0
T18 890 0 0 0
T19 1370 0 0 0
T20 2521 0 0 0
T21 1235 0 0 0
T25 0 6 0 0
T26 0 2 0 0
T27 0 2 0 0
T28 0 11 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 169203733 166599121 0 0
T1 114410 114257 0 0
T2 52256 52208 0 0
T4 841 798 0 0
T5 1924 1826 0 0
T15 2212 2104 0 0
T16 2911 2595 0 0
T17 1484 1301 0 0
T18 890 840 0 0
T19 1370 1290 0 0
T20 2521 2287 0 0

Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN6511100.00
ALWAYS7166100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN10911100.00
ALWAYS11599100.00
CONT_ASSIGN15011100.00
CONT_ASSIGN15511100.00
CONT_ASSIGN15611100.00
CONT_ASSIGN20011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
65 1 1
71 1 1
72 1 1
73 1 1
74 1 1
75 1 1
76 1 1
MISSING_ELSE
85 1 1
109 1 1
115 1 1
116 1 1
117 1 1
118 1 1
123 1 1
124 1 1
125 1 1
134 1 1
135 1 1
MISSING_ELSE
150 1 1
155 1 1
156 1 1
200 1 1


Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc
TotalCoveredPercent
Conditions121191.67
Logical121191.67
Non-Logical00
Event00

 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT4,T1,T5
01CoveredT3,T25,T10
10CoveredT1,T2,T3

 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT4,T1,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT4,T1,T5
01Unreachable
10CoveredT1,T2,T3

 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT4,T1,T5
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc
Line No.TotalCoveredPercent
Branches 8 8 100.00
IF 71 4 4 100.00
IF 115 4 4 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 71 if ((!rst_src_ni)) -2-: 73 if (src_req) -3-: 75 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T4,T1,T5
0 1 - Covered T1,T2,T3
0 0 1 Covered T1,T2,T3
0 0 0 Covered T4,T1,T5


LineNo. Expression -1-: 115 if ((!rst_src_ni)) -2-: 118 if (src_req) -3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T4,T1,T5
0 1 - Covered T1,T2,T3
0 0 1 Covered T1,T2,T3
0 0 0 Covered T4,T1,T5


Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 169203733 117542 0 0
DstReqKnown_A 460199019 455678244 0 0
SrcAckBusyChk_A 169203733 30627 0 0
SrcBusyKnown_A 169203733 166599121 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 169203733 117542 0 0
T1 114410 185 0 0
T2 52256 60 0 0
T3 0 1487 0 0
T5 1924 0 0 0
T8 0 700 0 0
T9 0 137 0 0
T10 0 903 0 0
T15 2212 0 0 0
T16 2911 0 0 0
T17 1484 0 0 0
T18 890 0 0 0
T19 1370 0 0 0
T20 2521 0 0 0
T21 1235 0 0 0
T25 0 89 0 0
T26 0 40 0 0
T27 0 36 0 0
T28 0 103 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 460199019 455678244 0 0
T1 366458 365913 0 0
T2 100330 100236 0 0
T4 3316 3140 0 0
T5 3697 3507 0 0
T15 4424 4207 0 0
T16 2880 2567 0 0
T17 1426 1250 0 0
T18 3565 3361 0 0
T19 2767 2591 0 0
T20 2632 2387 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 169203733 30627 0 0
T1 114410 64 0 0
T2 52256 18 0 0
T3 0 420 0 0
T5 1924 0 0 0
T8 0 196 0 0
T9 0 54 0 0
T10 0 259 0 0
T15 2212 0 0 0
T16 2911 0 0 0
T17 1484 0 0 0
T18 890 0 0 0
T19 1370 0 0 0
T20 2521 0 0 0
T21 1235 0 0 0
T25 0 24 0 0
T26 0 8 0 0
T27 0 8 0 0
T28 0 44 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 169203733 166599121 0 0
T1 114410 114257 0 0
T2 52256 52208 0 0
T4 841 798 0 0
T5 1924 1826 0 0
T15 2212 2104 0 0
T16 2911 2595 0 0
T17 1484 1301 0 0
T18 890 840 0 0
T19 1370 1290 0 0
T20 2521 2287 0 0

Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN6511100.00
ALWAYS7166100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN10911100.00
ALWAYS11599100.00
CONT_ASSIGN15011100.00
CONT_ASSIGN15511100.00
CONT_ASSIGN15611100.00
CONT_ASSIGN20011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
65 1 1
71 1 1
72 1 1
73 1 1
74 1 1
75 1 1
76 1 1
MISSING_ELSE
85 1 1
109 1 1
115 1 1
116 1 1
117 1 1
118 1 1
123 1 1
124 1 1
125 1 1
134 1 1
135 1 1
MISSING_ELSE
150 1 1
155 1 1
156 1 1
200 1 1


Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc
TotalCoveredPercent
Conditions121191.67
Logical121191.67
Non-Logical00
Event00

 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT4,T1,T5
01CoveredT3,T25,T10
10CoveredT1,T2,T3

 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT4,T1,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT4,T1,T5
01Unreachable
10CoveredT1,T2,T3

 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT4,T1,T5
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc
Line No.TotalCoveredPercent
Branches 8 8 100.00
IF 71 4 4 100.00
IF 115 4 4 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 71 if ((!rst_src_ni)) -2-: 73 if (src_req) -3-: 75 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T4,T1,T5
0 1 - Covered T1,T2,T3
0 0 1 Covered T1,T2,T3
0 0 0 Covered T4,T1,T5


LineNo. Expression -1-: 115 if ((!rst_src_ni)) -2-: 118 if (src_req) -3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T4,T1,T5
0 1 - Covered T1,T2,T3
0 0 1 Covered T1,T2,T3
0 0 0 Covered T4,T1,T5


Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 169203733 171800 0 0
DstReqKnown_A 231299016 230176215 0 0
SrcAckBusyChk_A 169203733 30843 0 0
SrcBusyKnown_A 169203733 166599121 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 169203733 171800 0 0
T1 114410 250 0 0
T2 52256 85 0 0
T3 0 2140 0 0
T5 1924 0 0 0
T8 0 1006 0 0
T9 0 189 0 0
T10 0 1285 0 0
T15 2212 0 0 0
T16 2911 0 0 0
T17 1484 0 0 0
T18 890 0 0 0
T19 1370 0 0 0
T20 2521 0 0 0
T21 1235 0 0 0
T25 0 128 0 0
T26 0 66 0 0
T27 0 56 0 0
T28 0 147 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 231299016 230176215 0 0
T1 183993 183861 0 0
T2 50146 50118 0 0
T4 1605 1570 0 0
T5 1802 1754 0 0
T15 2165 2103 0 0
T16 1360 1284 0 0
T17 691 670 0 0
T18 1750 1681 0 0
T19 1358 1296 0 0
T20 1404 1342 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 169203733 30843 0 0
T1 114410 64 0 0
T2 52256 18 0 0
T3 0 420 0 0
T5 1924 0 0 0
T8 0 196 0 0
T9 0 54 0 0
T10 0 259 0 0
T15 2212 0 0 0
T16 2911 0 0 0
T17 1484 0 0 0
T18 890 0 0 0
T19 1370 0 0 0
T20 2521 0 0 0
T21 1235 0 0 0
T25 0 24 0 0
T26 0 8 0 0
T27 0 8 0 0
T28 0 44 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 169203733 166599121 0 0
T1 114410 114257 0 0
T2 52256 52208 0 0
T4 841 798 0 0
T5 1924 1826 0 0
T15 2212 2104 0 0
T16 2911 2595 0 0
T17 1484 1301 0 0
T18 890 840 0 0
T19 1370 1290 0 0
T20 2521 2287 0 0

Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN6511100.00
ALWAYS7166100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN10911100.00
ALWAYS11599100.00
CONT_ASSIGN15011100.00
CONT_ASSIGN15511100.00
CONT_ASSIGN15611100.00
CONT_ASSIGN20011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
65 1 1
71 1 1
72 1 1
73 1 1
74 1 1
75 1 1
76 1 1
MISSING_ELSE
85 1 1
109 1 1
115 1 1
116 1 1
117 1 1
118 1 1
123 1 1
124 1 1
125 1 1
134 1 1
135 1 1
MISSING_ELSE
150 1 1
155 1 1
156 1 1
200 1 1


Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc
TotalCoveredPercent
Conditions121191.67
Logical121191.67
Non-Logical00
Event00

 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT4,T1,T5
01CoveredT3,T25,T10
10CoveredT1,T2,T3

 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT4,T1,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT4,T1,T5
01Unreachable
10CoveredT1,T2,T3

 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT4,T1,T5
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc
Line No.TotalCoveredPercent
Branches 8 8 100.00
IF 71 4 4 100.00
IF 115 4 4 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 71 if ((!rst_src_ni)) -2-: 73 if (src_req) -3-: 75 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T4,T1,T5
0 1 - Covered T1,T2,T3
0 0 1 Covered T1,T2,T3
0 0 0 Covered T4,T1,T5


LineNo. Expression -1-: 115 if ((!rst_src_ni)) -2-: 118 if (src_req) -3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T4,T1,T5
0 1 - Covered T1,T2,T3
0 0 1 Covered T1,T2,T3
0 0 0 Covered T4,T1,T5


Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 169203733 281288 0 0
DstReqKnown_A 115648874 115087613 0 0
SrcAckBusyChk_A 169203733 30777 0 0
SrcBusyKnown_A 169203733 166599121 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 169203733 281288 0 0
T1 114410 374 0 0
T2 52256 137 0 0
T3 0 3434 0 0
T5 1924 0 0 0
T8 0 1602 0 0
T9 0 269 0 0
T10 0 2045 0 0
T15 2212 0 0 0
T16 2911 0 0 0
T17 1484 0 0 0
T18 890 0 0 0
T19 1370 0 0 0
T20 2521 0 0 0
T21 1235 0 0 0
T25 0 209 0 0
T26 0 111 0 0
T27 0 104 0 0
T28 0 206 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 115648874 115087613 0 0
T1 91996 91931 0 0
T2 25073 25059 0 0
T4 802 785 0 0
T5 901 877 0 0
T15 1083 1052 0 0
T16 680 642 0 0
T17 345 335 0 0
T18 875 840 0 0
T19 679 648 0 0
T20 701 670 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 169203733 30777 0 0
T1 114410 64 0 0
T2 52256 18 0 0
T3 0 420 0 0
T5 1924 0 0 0
T8 0 196 0 0
T9 0 54 0 0
T10 0 259 0 0
T15 2212 0 0 0
T16 2911 0 0 0
T17 1484 0 0 0
T18 890 0 0 0
T19 1370 0 0 0
T20 2521 0 0 0
T21 1235 0 0 0
T25 0 24 0 0
T26 0 8 0 0
T27 0 8 0 0
T28 0 44 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 169203733 166599121 0 0
T1 114410 114257 0 0
T2 52256 52208 0 0
T4 841 798 0 0
T5 1924 1826 0 0
T15 2212 2104 0 0
T16 2911 2595 0 0
T17 1484 1301 0 0
T18 890 840 0 0
T19 1370 1290 0 0
T20 2521 2287 0 0

Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN6511100.00
ALWAYS7166100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN10911100.00
ALWAYS11599100.00
CONT_ASSIGN15011100.00
CONT_ASSIGN15511100.00
CONT_ASSIGN15611100.00
CONT_ASSIGN20011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
65 1 1
71 1 1
72 1 1
73 1 1
74 1 1
75 1 1
76 1 1
MISSING_ELSE
85 1 1
109 1 1
115 1 1
116 1 1
117 1 1
118 1 1
123 1 1
124 1 1
125 1 1
134 1 1
135 1 1
MISSING_ELSE
150 1 1
155 1 1
156 1 1
200 1 1


Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc
TotalCoveredPercent
Conditions121191.67
Logical121191.67
Non-Logical00
Event00

 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT4,T1,T5
01CoveredT3,T25,T10
10CoveredT1,T2,T3

 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT4,T1,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT4,T1,T5
01Unreachable
10CoveredT1,T2,T3

 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT4,T1,T5
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc
Line No.TotalCoveredPercent
Branches 8 8 100.00
IF 71 4 4 100.00
IF 115 4 4 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 71 if ((!rst_src_ni)) -2-: 73 if (src_req) -3-: 75 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T4,T1,T5
0 1 - Covered T1,T2,T3
0 0 1 Covered T1,T2,T3
0 0 0 Covered T4,T1,T5


LineNo. Expression -1-: 115 if ((!rst_src_ni)) -2-: 118 if (src_req) -3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T4,T1,T5
0 1 - Covered T1,T2,T3
0 0 1 Covered T1,T2,T3
0 0 0 Covered T4,T1,T5


Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 169203733 115590 0 0
DstReqKnown_A 490035738 485259080 0 0
SrcAckBusyChk_A 169203733 30801 0 0
SrcBusyKnown_A 169203733 166599121 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 169203733 115590 0 0
T1 114410 184 0 0
T2 52256 60 0 0
T3 0 1461 0 0
T5 1924 0 0 0
T8 0 694 0 0
T9 0 137 0 0
T10 0 884 0 0
T15 2212 0 0 0
T16 2911 0 0 0
T17 1484 0 0 0
T18 890 0 0 0
T19 1370 0 0 0
T20 2521 0 0 0
T21 1235 0 0 0
T25 0 87 0 0
T26 0 48 0 0
T27 0 36 0 0
T28 0 103 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 490035738 485259080 0 0
T1 405741 405172 0 0
T2 104514 104417 0 0
T4 3409 3225 0 0
T5 3850 3653 0 0
T15 4609 4383 0 0
T16 3001 2675 0 0
T17 1484 1301 0 0
T18 3713 3502 0 0
T19 2937 2754 0 0
T20 2741 2487 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 169203733 30801 0 0
T1 114410 64 0 0
T2 52256 18 0 0
T3 0 420 0 0
T5 1924 0 0 0
T8 0 196 0 0
T9 0 54 0 0
T10 0 259 0 0
T15 2212 0 0 0
T16 2911 0 0 0
T17 1484 0 0 0
T18 890 0 0 0
T19 1370 0 0 0
T20 2521 0 0 0
T21 1235 0 0 0
T25 0 24 0 0
T26 0 8 0 0
T27 0 8 0 0
T28 0 44 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 169203733 166599121 0 0
T1 114410 114257 0 0
T2 52256 52208 0 0
T4 841 798 0 0
T5 1924 1826 0 0
T15 2212 2104 0 0
T16 2911 2595 0 0
T17 1484 1301 0 0
T18 890 840 0 0
T19 1370 1290 0 0
T20 2521 2287 0 0

Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN6511100.00
ALWAYS7166100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN10911100.00
ALWAYS11599100.00
CONT_ASSIGN15011100.00
CONT_ASSIGN15511100.00
CONT_ASSIGN15611100.00
CONT_ASSIGN20011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
65 1 1
71 1 1
72 1 1
73 1 1
74 1 1
75 1 1
76 1 1
MISSING_ELSE
85 1 1
109 1 1
115 1 1
116 1 1
117 1 1
118 1 1
123 1 1
124 1 1
125 1 1
134 1 1
135 1 1
MISSING_ELSE
150 1 1
155 1 1
156 1 1
200 1 1


Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc
TotalCoveredPercent
Conditions121191.67
Logical121191.67
Non-Logical00
Event00

 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT4,T1,T5
01CoveredT3,T25,T10
10CoveredT1,T2,T3

 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT4,T1,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT4,T1,T5
01Unreachable
10CoveredT1,T2,T3

 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT4,T1,T5
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc
Line No.TotalCoveredPercent
Branches 8 8 100.00
IF 71 4 4 100.00
IF 115 4 4 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 71 if ((!rst_src_ni)) -2-: 73 if (src_req) -3-: 75 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T4,T1,T5
0 1 - Covered T1,T2,T3
0 0 1 Covered T1,T2,T3
0 0 0 Covered T4,T1,T5


LineNo. Expression -1-: 115 if ((!rst_src_ni)) -2-: 118 if (src_req) -3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T4,T1,T5
0 1 - Covered T1,T2,T3
0 0 1 Covered T1,T2,T3
0 0 0 Covered T4,T1,T5


Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 169203733 170997 0 0
DstReqKnown_A 235343874 233054064 0 0
SrcAckBusyChk_A 169203733 30559 0 0
SrcBusyKnown_A 169203733 166599121 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 169203733 170997 0 0
T1 114410 247 0 0
T2 52256 87 0 0
T3 0 2145 0 0
T5 1924 0 0 0
T8 0 1202 0 0
T9 0 188 0 0
T10 0 1280 0 0
T15 2212 0 0 0
T16 2911 0 0 0
T17 1484 0 0 0
T18 890 0 0 0
T19 1370 0 0 0
T20 2521 0 0 0
T21 1235 0 0 0
T25 0 116 0 0
T26 0 63 0 0
T27 0 53 0 0
T28 0 147 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 235343874 233054064 0 0
T1 191879 191605 0 0
T2 50167 50121 0 0
T4 1658 1570 0 0
T5 1847 1753 0 0
T15 2212 2104 0 0
T16 1440 1283 0 0
T17 713 625 0 0
T18 1782 1681 0 0
T19 1411 1324 0 0
T20 1316 1194 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 169203733 30559 0 0
T1 114410 64 0 0
T2 52256 18 0 0
T3 0 420 0 0
T5 1924 0 0 0
T8 0 196 0 0
T9 0 54 0 0
T10 0 259 0 0
T15 2212 0 0 0
T16 2911 0 0 0
T17 1484 0 0 0
T18 890 0 0 0
T19 1370 0 0 0
T20 2521 0 0 0
T21 1235 0 0 0
T25 0 18 0 0
T26 0 7 0 0
T27 0 6 0 0
T28 0 42 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 169203733 166599121 0 0
T1 114410 114257 0 0
T2 52256 52208 0 0
T4 841 798 0 0
T5 1924 1826 0 0
T15 2212 2104 0 0
T16 2911 2595 0 0
T17 1484 1301 0 0
T18 890 840 0 0
T19 1370 1290 0 0
T20 2521 2287 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%