Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
888484 |
0 |
0 |
T1 |
2638289 |
4036 |
0 |
0 |
T2 |
2312983 |
8167 |
0 |
0 |
T3 |
3470606 |
2164 |
0 |
0 |
T5 |
19664 |
0 |
0 |
0 |
T9 |
0 |
266 |
0 |
0 |
T10 |
0 |
520 |
0 |
0 |
T11 |
0 |
868 |
0 |
0 |
T12 |
0 |
288 |
0 |
0 |
T13 |
0 |
236 |
0 |
0 |
T16 |
9324 |
0 |
0 |
0 |
T17 |
8991 |
0 |
0 |
0 |
T18 |
10451 |
0 |
0 |
0 |
T19 |
11439 |
0 |
0 |
0 |
T20 |
116644 |
40 |
0 |
0 |
T21 |
367194 |
170 |
0 |
0 |
T22 |
0 |
134 |
0 |
0 |
T26 |
0 |
170 |
0 |
0 |
T27 |
0 |
110 |
0 |
0 |
T55 |
24278 |
1 |
0 |
0 |
T56 |
10862 |
4 |
0 |
0 |
T57 |
14602 |
2 |
0 |
0 |
T59 |
11182 |
1 |
0 |
0 |
T71 |
0 |
388 |
0 |
0 |
T122 |
12270 |
3 |
0 |
0 |
T123 |
24856 |
2 |
0 |
0 |
T124 |
20934 |
1 |
0 |
0 |
T125 |
7068 |
0 |
0 |
0 |
T126 |
8336 |
0 |
0 |
0 |
T127 |
12093 |
0 |
0 |
0 |
T128 |
12747 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
887397 |
0 |
0 |
T1 |
1391148 |
4039 |
0 |
0 |
T2 |
1155521 |
8170 |
0 |
0 |
T3 |
1257969 |
2164 |
0 |
0 |
T5 |
6368 |
0 |
0 |
0 |
T9 |
0 |
266 |
0 |
0 |
T10 |
0 |
520 |
0 |
0 |
T11 |
0 |
868 |
0 |
0 |
T12 |
0 |
288 |
0 |
0 |
T13 |
0 |
236 |
0 |
0 |
T16 |
5537 |
0 |
0 |
0 |
T17 |
3817 |
0 |
0 |
0 |
T18 |
3389 |
0 |
0 |
0 |
T19 |
6725 |
0 |
0 |
0 |
T20 |
28390 |
40 |
0 |
0 |
T21 |
170488 |
170 |
0 |
0 |
T22 |
0 |
134 |
0 |
0 |
T26 |
0 |
170 |
0 |
0 |
T27 |
0 |
110 |
0 |
0 |
T55 |
45352 |
1 |
0 |
0 |
T56 |
20044 |
4 |
0 |
0 |
T57 |
11852 |
2 |
0 |
0 |
T59 |
4588 |
1 |
0 |
0 |
T71 |
0 |
388 |
0 |
0 |
T122 |
5310 |
3 |
0 |
0 |
T123 |
21986 |
2 |
0 |
0 |
T124 |
37176 |
1 |
0 |
0 |
T125 |
13302 |
0 |
0 |
0 |
T126 |
10754 |
0 |
0 |
0 |
T127 |
6345 |
0 |
0 |
0 |
T128 |
5291 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
367770873 |
23811 |
0 |
0 |
T1 |
381519 |
201 |
0 |
0 |
T2 |
321061 |
454 |
0 |
0 |
T3 |
794231 |
144 |
0 |
0 |
T5 |
4881 |
0 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T16 |
1971 |
0 |
0 |
0 |
T17 |
2139 |
0 |
0 |
0 |
T18 |
2620 |
0 |
0 |
0 |
T19 |
2431 |
0 |
0 |
0 |
T20 |
34316 |
8 |
0 |
0 |
T21 |
97046 |
34 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T26 |
0 |
34 |
0 |
0 |
T27 |
0 |
22 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162560083 |
23811 |
0 |
0 |
T1 |
314704 |
201 |
0 |
0 |
T2 |
351588 |
454 |
0 |
0 |
T3 |
423055 |
144 |
0 |
0 |
T5 |
1270 |
0 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
1092 |
0 |
0 |
0 |
T18 |
681 |
0 |
0 |
0 |
T19 |
2431 |
0 |
0 |
0 |
T20 |
8578 |
8 |
0 |
0 |
T21 |
70762 |
34 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T26 |
0 |
34 |
0 |
0 |
T27 |
0 |
22 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
367770873 |
29890 |
0 |
0 |
T1 |
381519 |
214 |
0 |
0 |
T2 |
321061 |
466 |
0 |
0 |
T3 |
794231 |
144 |
0 |
0 |
T5 |
4881 |
0 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T16 |
1971 |
0 |
0 |
0 |
T17 |
2139 |
0 |
0 |
0 |
T18 |
2620 |
0 |
0 |
0 |
T19 |
2431 |
0 |
0 |
0 |
T20 |
34316 |
16 |
0 |
0 |
T21 |
97046 |
68 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T26 |
0 |
68 |
0 |
0 |
T27 |
0 |
44 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162560083 |
29902 |
0 |
0 |
T1 |
314704 |
214 |
0 |
0 |
T2 |
351588 |
466 |
0 |
0 |
T3 |
423055 |
144 |
0 |
0 |
T5 |
1270 |
0 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
1092 |
0 |
0 |
0 |
T18 |
681 |
0 |
0 |
0 |
T19 |
2431 |
0 |
0 |
0 |
T20 |
8578 |
16 |
0 |
0 |
T21 |
70762 |
68 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T26 |
0 |
68 |
0 |
0 |
T27 |
0 |
44 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162560083 |
29878 |
0 |
0 |
T1 |
314704 |
214 |
0 |
0 |
T2 |
351588 |
466 |
0 |
0 |
T3 |
423055 |
144 |
0 |
0 |
T5 |
1270 |
0 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
1092 |
0 |
0 |
0 |
T18 |
681 |
0 |
0 |
0 |
T19 |
2431 |
0 |
0 |
0 |
T20 |
8578 |
16 |
0 |
0 |
T21 |
70762 |
68 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T26 |
0 |
68 |
0 |
0 |
T27 |
0 |
44 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
367770873 |
29891 |
0 |
0 |
T1 |
381519 |
214 |
0 |
0 |
T2 |
321061 |
466 |
0 |
0 |
T3 |
794231 |
144 |
0 |
0 |
T5 |
4881 |
0 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T16 |
1971 |
0 |
0 |
0 |
T17 |
2139 |
0 |
0 |
0 |
T18 |
2620 |
0 |
0 |
0 |
T19 |
2431 |
0 |
0 |
0 |
T20 |
34316 |
16 |
0 |
0 |
T21 |
97046 |
68 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T26 |
0 |
68 |
0 |
0 |
T27 |
0 |
44 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
182936896 |
23811 |
0 |
0 |
T1 |
190611 |
201 |
0 |
0 |
T2 |
159861 |
454 |
0 |
0 |
T3 |
397135 |
144 |
0 |
0 |
T5 |
2408 |
0 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T16 |
939 |
0 |
0 |
0 |
T17 |
1009 |
0 |
0 |
0 |
T18 |
1263 |
0 |
0 |
0 |
T19 |
1155 |
0 |
0 |
0 |
T20 |
10858 |
8 |
0 |
0 |
T21 |
28084 |
34 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T26 |
0 |
34 |
0 |
0 |
T27 |
0 |
22 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162560083 |
23811 |
0 |
0 |
T1 |
314704 |
201 |
0 |
0 |
T2 |
351588 |
454 |
0 |
0 |
T3 |
423055 |
144 |
0 |
0 |
T5 |
1270 |
0 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
1092 |
0 |
0 |
0 |
T18 |
681 |
0 |
0 |
0 |
T19 |
2431 |
0 |
0 |
0 |
T20 |
8578 |
8 |
0 |
0 |
T21 |
70762 |
34 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T26 |
0 |
34 |
0 |
0 |
T27 |
0 |
22 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
182936896 |
29621 |
0 |
0 |
T1 |
190611 |
214 |
0 |
0 |
T2 |
159861 |
466 |
0 |
0 |
T3 |
397135 |
144 |
0 |
0 |
T5 |
2408 |
0 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T16 |
939 |
0 |
0 |
0 |
T17 |
1009 |
0 |
0 |
0 |
T18 |
1263 |
0 |
0 |
0 |
T19 |
1155 |
0 |
0 |
0 |
T20 |
10858 |
16 |
0 |
0 |
T21 |
28084 |
68 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T26 |
0 |
68 |
0 |
0 |
T27 |
0 |
44 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162560083 |
29646 |
0 |
0 |
T1 |
314704 |
214 |
0 |
0 |
T2 |
351588 |
466 |
0 |
0 |
T3 |
423055 |
144 |
0 |
0 |
T5 |
1270 |
0 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
1092 |
0 |
0 |
0 |
T18 |
681 |
0 |
0 |
0 |
T19 |
2431 |
0 |
0 |
0 |
T20 |
8578 |
16 |
0 |
0 |
T21 |
70762 |
68 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T26 |
0 |
68 |
0 |
0 |
T27 |
0 |
44 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162560083 |
29608 |
0 |
0 |
T1 |
314704 |
214 |
0 |
0 |
T2 |
351588 |
466 |
0 |
0 |
T3 |
423055 |
144 |
0 |
0 |
T5 |
1270 |
0 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
1092 |
0 |
0 |
0 |
T18 |
681 |
0 |
0 |
0 |
T19 |
2431 |
0 |
0 |
0 |
T20 |
8578 |
16 |
0 |
0 |
T21 |
70762 |
68 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T26 |
0 |
68 |
0 |
0 |
T27 |
0 |
44 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
182936896 |
29628 |
0 |
0 |
T1 |
190611 |
214 |
0 |
0 |
T2 |
159861 |
466 |
0 |
0 |
T3 |
397135 |
144 |
0 |
0 |
T5 |
2408 |
0 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T16 |
939 |
0 |
0 |
0 |
T17 |
1009 |
0 |
0 |
0 |
T18 |
1263 |
0 |
0 |
0 |
T19 |
1155 |
0 |
0 |
0 |
T20 |
10858 |
16 |
0 |
0 |
T21 |
28084 |
68 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T26 |
0 |
68 |
0 |
0 |
T27 |
0 |
44 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91467859 |
23811 |
0 |
0 |
T1 |
953038 |
201 |
0 |
0 |
T2 |
799302 |
454 |
0 |
0 |
T3 |
198565 |
144 |
0 |
0 |
T5 |
1204 |
0 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T16 |
470 |
0 |
0 |
0 |
T17 |
505 |
0 |
0 |
0 |
T18 |
632 |
0 |
0 |
0 |
T19 |
578 |
0 |
0 |
0 |
T20 |
5429 |
8 |
0 |
0 |
T21 |
14042 |
34 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T26 |
0 |
34 |
0 |
0 |
T27 |
0 |
22 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162560083 |
23811 |
0 |
0 |
T1 |
314704 |
201 |
0 |
0 |
T2 |
351588 |
454 |
0 |
0 |
T3 |
423055 |
144 |
0 |
0 |
T5 |
1270 |
0 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
1092 |
0 |
0 |
0 |
T18 |
681 |
0 |
0 |
0 |
T19 |
2431 |
0 |
0 |
0 |
T20 |
8578 |
8 |
0 |
0 |
T21 |
70762 |
34 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T26 |
0 |
34 |
0 |
0 |
T27 |
0 |
22 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91467859 |
29743 |
0 |
0 |
T1 |
953038 |
214 |
0 |
0 |
T2 |
799302 |
466 |
0 |
0 |
T3 |
198565 |
144 |
0 |
0 |
T5 |
1204 |
0 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T16 |
470 |
0 |
0 |
0 |
T17 |
505 |
0 |
0 |
0 |
T18 |
632 |
0 |
0 |
0 |
T19 |
578 |
0 |
0 |
0 |
T20 |
5429 |
16 |
0 |
0 |
T21 |
14042 |
68 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T26 |
0 |
68 |
0 |
0 |
T27 |
0 |
44 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162560083 |
29791 |
0 |
0 |
T1 |
314704 |
214 |
0 |
0 |
T2 |
351588 |
466 |
0 |
0 |
T3 |
423055 |
144 |
0 |
0 |
T5 |
1270 |
0 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
1092 |
0 |
0 |
0 |
T18 |
681 |
0 |
0 |
0 |
T19 |
2431 |
0 |
0 |
0 |
T20 |
8578 |
16 |
0 |
0 |
T21 |
70762 |
68 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T26 |
0 |
68 |
0 |
0 |
T27 |
0 |
44 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162560083 |
29743 |
0 |
0 |
T1 |
314704 |
214 |
0 |
0 |
T2 |
351588 |
466 |
0 |
0 |
T3 |
423055 |
144 |
0 |
0 |
T5 |
1270 |
0 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
1092 |
0 |
0 |
0 |
T18 |
681 |
0 |
0 |
0 |
T19 |
2431 |
0 |
0 |
0 |
T20 |
8578 |
16 |
0 |
0 |
T21 |
70762 |
68 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T26 |
0 |
68 |
0 |
0 |
T27 |
0 |
44 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91467859 |
29746 |
0 |
0 |
T1 |
953038 |
214 |
0 |
0 |
T2 |
799302 |
466 |
0 |
0 |
T3 |
198565 |
144 |
0 |
0 |
T5 |
1204 |
0 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T16 |
470 |
0 |
0 |
0 |
T17 |
505 |
0 |
0 |
0 |
T18 |
632 |
0 |
0 |
0 |
T19 |
578 |
0 |
0 |
0 |
T20 |
5429 |
16 |
0 |
0 |
T21 |
14042 |
68 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T26 |
0 |
68 |
0 |
0 |
T27 |
0 |
44 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
393526195 |
23811 |
0 |
0 |
T1 |
417195 |
201 |
0 |
0 |
T2 |
361449 |
454 |
0 |
0 |
T3 |
863350 |
144 |
0 |
0 |
T5 |
5085 |
0 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T16 |
2053 |
0 |
0 |
0 |
T17 |
2228 |
0 |
0 |
0 |
T18 |
2729 |
0 |
0 |
0 |
T19 |
2534 |
0 |
0 |
0 |
T20 |
35747 |
8 |
0 |
0 |
T21 |
101092 |
34 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T26 |
0 |
34 |
0 |
0 |
T27 |
0 |
22 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162560083 |
23811 |
0 |
0 |
T1 |
314704 |
201 |
0 |
0 |
T2 |
351588 |
454 |
0 |
0 |
T3 |
423055 |
144 |
0 |
0 |
T5 |
1270 |
0 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
1092 |
0 |
0 |
0 |
T18 |
681 |
0 |
0 |
0 |
T19 |
2431 |
0 |
0 |
0 |
T20 |
8578 |
8 |
0 |
0 |
T21 |
70762 |
34 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T26 |
0 |
34 |
0 |
0 |
T27 |
0 |
22 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
393526195 |
29943 |
0 |
0 |
T1 |
417195 |
214 |
0 |
0 |
T2 |
361449 |
466 |
0 |
0 |
T3 |
863350 |
144 |
0 |
0 |
T5 |
5085 |
0 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T16 |
2053 |
0 |
0 |
0 |
T17 |
2228 |
0 |
0 |
0 |
T18 |
2729 |
0 |
0 |
0 |
T19 |
2534 |
0 |
0 |
0 |
T20 |
35747 |
16 |
0 |
0 |
T21 |
101092 |
68 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T26 |
0 |
68 |
0 |
0 |
T27 |
0 |
44 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162560083 |
29957 |
0 |
0 |
T1 |
314704 |
214 |
0 |
0 |
T2 |
351588 |
466 |
0 |
0 |
T3 |
423055 |
144 |
0 |
0 |
T5 |
1270 |
0 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
1092 |
0 |
0 |
0 |
T18 |
681 |
0 |
0 |
0 |
T19 |
2431 |
0 |
0 |
0 |
T20 |
8578 |
16 |
0 |
0 |
T21 |
70762 |
68 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T26 |
0 |
68 |
0 |
0 |
T27 |
0 |
44 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162560083 |
29930 |
0 |
0 |
T1 |
314704 |
214 |
0 |
0 |
T2 |
351588 |
466 |
0 |
0 |
T3 |
423055 |
144 |
0 |
0 |
T5 |
1270 |
0 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
1092 |
0 |
0 |
0 |
T18 |
681 |
0 |
0 |
0 |
T19 |
2431 |
0 |
0 |
0 |
T20 |
8578 |
16 |
0 |
0 |
T21 |
70762 |
68 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T26 |
0 |
68 |
0 |
0 |
T27 |
0 |
44 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
393526195 |
29947 |
0 |
0 |
T1 |
417195 |
214 |
0 |
0 |
T2 |
361449 |
466 |
0 |
0 |
T3 |
863350 |
144 |
0 |
0 |
T5 |
5085 |
0 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T16 |
2053 |
0 |
0 |
0 |
T17 |
2228 |
0 |
0 |
0 |
T18 |
2729 |
0 |
0 |
0 |
T19 |
2534 |
0 |
0 |
0 |
T20 |
35747 |
16 |
0 |
0 |
T21 |
101092 |
68 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T26 |
0 |
68 |
0 |
0 |
T27 |
0 |
44 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188847735 |
23319 |
0 |
0 |
T1 |
197953 |
201 |
0 |
0 |
T2 |
172346 |
454 |
0 |
0 |
T3 |
423055 |
144 |
0 |
0 |
T5 |
2440 |
0 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T16 |
986 |
0 |
0 |
0 |
T17 |
1069 |
0 |
0 |
0 |
T18 |
1310 |
0 |
0 |
0 |
T19 |
1216 |
0 |
0 |
0 |
T20 |
17158 |
6 |
0 |
0 |
T21 |
48525 |
17 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T27 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162560083 |
23811 |
0 |
0 |
T1 |
314704 |
201 |
0 |
0 |
T2 |
351588 |
454 |
0 |
0 |
T3 |
423055 |
144 |
0 |
0 |
T5 |
1270 |
0 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
1092 |
0 |
0 |
0 |
T18 |
681 |
0 |
0 |
0 |
T19 |
2431 |
0 |
0 |
0 |
T20 |
8578 |
8 |
0 |
0 |
T21 |
70762 |
34 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T26 |
0 |
34 |
0 |
0 |
T27 |
0 |
22 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188847735 |
29804 |
0 |
0 |
T1 |
197953 |
214 |
0 |
0 |
T2 |
172346 |
466 |
0 |
0 |
T3 |
423055 |
144 |
0 |
0 |
T5 |
2440 |
0 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T16 |
986 |
0 |
0 |
0 |
T17 |
1069 |
0 |
0 |
0 |
T18 |
1310 |
0 |
0 |
0 |
T19 |
1216 |
0 |
0 |
0 |
T20 |
17158 |
16 |
0 |
0 |
T21 |
48525 |
60 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T26 |
0 |
65 |
0 |
0 |
T27 |
0 |
44 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162560083 |
29988 |
0 |
0 |
T1 |
314704 |
214 |
0 |
0 |
T2 |
351588 |
466 |
0 |
0 |
T3 |
423055 |
144 |
0 |
0 |
T5 |
1270 |
0 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
1092 |
0 |
0 |
0 |
T18 |
681 |
0 |
0 |
0 |
T19 |
2431 |
0 |
0 |
0 |
T20 |
8578 |
16 |
0 |
0 |
T21 |
70762 |
68 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T26 |
0 |
68 |
0 |
0 |
T27 |
0 |
44 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162560083 |
29637 |
0 |
0 |
T1 |
314704 |
214 |
0 |
0 |
T2 |
351588 |
466 |
0 |
0 |
T3 |
423055 |
144 |
0 |
0 |
T5 |
1270 |
0 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
1092 |
0 |
0 |
0 |
T18 |
681 |
0 |
0 |
0 |
T19 |
2431 |
0 |
0 |
0 |
T20 |
8578 |
16 |
0 |
0 |
T21 |
70762 |
57 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T26 |
0 |
65 |
0 |
0 |
T27 |
0 |
33 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188847735 |
29849 |
0 |
0 |
T1 |
197953 |
214 |
0 |
0 |
T2 |
172346 |
466 |
0 |
0 |
T3 |
423055 |
144 |
0 |
0 |
T5 |
2440 |
0 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T16 |
986 |
0 |
0 |
0 |
T17 |
1069 |
0 |
0 |
0 |
T18 |
1310 |
0 |
0 |
0 |
T19 |
1216 |
0 |
0 |
0 |
T20 |
17158 |
16 |
0 |
0 |
T21 |
48525 |
64 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T26 |
0 |
66 |
0 |
0 |
T27 |
0 |
44 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T55,T52,T56 |
1 | 0 | Covered | T55,T52,T56 |
1 | 1 | Covered | T57,T128,T129 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T55,T52,T56 |
1 | 0 | Covered | T57,T128,T129 |
1 | 1 | Covered | T55,T52,T56 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162560083 |
29 |
0 |
0 |
T52 |
4594 |
3 |
0 |
0 |
T55 |
12139 |
1 |
0 |
0 |
T56 |
5431 |
1 |
0 |
0 |
T57 |
7301 |
3 |
0 |
0 |
T58 |
2484 |
1 |
0 |
0 |
T82 |
6724 |
1 |
0 |
0 |
T124 |
10467 |
1 |
0 |
0 |
T125 |
3534 |
1 |
0 |
0 |
T126 |
4168 |
1 |
0 |
0 |
T130 |
10061 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
367770873 |
29 |
0 |
0 |
T52 |
63011 |
3 |
0 |
0 |
T55 |
46615 |
1 |
0 |
0 |
T56 |
21724 |
1 |
0 |
0 |
T57 |
14018 |
3 |
0 |
0 |
T58 |
9935 |
1 |
0 |
0 |
T82 |
26895 |
1 |
0 |
0 |
T124 |
38647 |
1 |
0 |
0 |
T125 |
14134 |
1 |
0 |
0 |
T126 |
11433 |
1 |
0 |
0 |
T130 |
19710 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T55,T52,T56 |
1 | 0 | Covered | T55,T52,T56 |
1 | 1 | Covered | T52,T128,T131 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T55,T52,T56 |
1 | 0 | Covered | T52,T128,T131 |
1 | 1 | Covered | T55,T52,T56 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162560083 |
29 |
0 |
0 |
T52 |
4594 |
3 |
0 |
0 |
T55 |
12139 |
1 |
0 |
0 |
T56 |
5431 |
1 |
0 |
0 |
T57 |
7301 |
2 |
0 |
0 |
T58 |
2484 |
1 |
0 |
0 |
T124 |
10467 |
1 |
0 |
0 |
T125 |
3534 |
1 |
0 |
0 |
T126 |
4168 |
1 |
0 |
0 |
T127 |
12093 |
1 |
0 |
0 |
T132 |
6753 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
367770873 |
29 |
0 |
0 |
T52 |
63011 |
3 |
0 |
0 |
T55 |
46615 |
1 |
0 |
0 |
T56 |
21724 |
1 |
0 |
0 |
T57 |
14018 |
2 |
0 |
0 |
T58 |
9935 |
1 |
0 |
0 |
T124 |
38647 |
1 |
0 |
0 |
T125 |
14134 |
1 |
0 |
0 |
T126 |
11433 |
1 |
0 |
0 |
T127 |
13820 |
1 |
0 |
0 |
T132 |
18524 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T55,T56,T57 |
1 | 0 | Covered | T55,T56,T57 |
1 | 1 | Covered | T56,T57,T122 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T55,T56,T57 |
1 | 0 | Covered | T56,T57,T122 |
1 | 1 | Covered | T55,T56,T57 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162560083 |
35 |
0 |
0 |
T55 |
12139 |
1 |
0 |
0 |
T56 |
5431 |
4 |
0 |
0 |
T57 |
7301 |
2 |
0 |
0 |
T59 |
5591 |
1 |
0 |
0 |
T122 |
6135 |
3 |
0 |
0 |
T123 |
12428 |
2 |
0 |
0 |
T124 |
10467 |
1 |
0 |
0 |
T125 |
3534 |
1 |
0 |
0 |
T126 |
4168 |
2 |
0 |
0 |
T128 |
12747 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
182936896 |
35 |
0 |
0 |
T55 |
22676 |
1 |
0 |
0 |
T56 |
10022 |
4 |
0 |
0 |
T57 |
5926 |
2 |
0 |
0 |
T59 |
2294 |
1 |
0 |
0 |
T122 |
2655 |
3 |
0 |
0 |
T123 |
10993 |
2 |
0 |
0 |
T124 |
18588 |
1 |
0 |
0 |
T125 |
6651 |
1 |
0 |
0 |
T126 |
5377 |
2 |
0 |
0 |
T128 |
5291 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T55,T56,T57 |
1 | 0 | Covered | T55,T56,T57 |
1 | 1 | Covered | T57,T123,T126 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T55,T56,T57 |
1 | 0 | Covered | T57,T123,T126 |
1 | 1 | Covered | T55,T56,T57 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162560083 |
32 |
0 |
0 |
T55 |
12139 |
1 |
0 |
0 |
T56 |
5431 |
1 |
0 |
0 |
T57 |
7301 |
3 |
0 |
0 |
T59 |
5591 |
1 |
0 |
0 |
T122 |
6135 |
1 |
0 |
0 |
T123 |
12428 |
2 |
0 |
0 |
T124 |
10467 |
1 |
0 |
0 |
T125 |
3534 |
1 |
0 |
0 |
T126 |
4168 |
2 |
0 |
0 |
T127 |
12093 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
182936896 |
32 |
0 |
0 |
T55 |
22676 |
1 |
0 |
0 |
T56 |
10022 |
1 |
0 |
0 |
T57 |
5926 |
3 |
0 |
0 |
T59 |
2294 |
1 |
0 |
0 |
T122 |
2655 |
1 |
0 |
0 |
T123 |
10993 |
2 |
0 |
0 |
T124 |
18588 |
1 |
0 |
0 |
T125 |
6651 |
1 |
0 |
0 |
T126 |
5377 |
2 |
0 |
0 |
T127 |
6345 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T55,T52,T53 |
1 | 0 | Covered | T55,T52,T53 |
1 | 1 | Covered | T133,T134,T135 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T55,T52,T53 |
1 | 0 | Covered | T133,T134,T135 |
1 | 1 | Covered | T55,T52,T53 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162560083 |
31 |
0 |
0 |
T52 |
4594 |
2 |
0 |
0 |
T53 |
5438 |
1 |
0 |
0 |
T55 |
12139 |
2 |
0 |
0 |
T58 |
2484 |
2 |
0 |
0 |
T123 |
12428 |
1 |
0 |
0 |
T124 |
10467 |
1 |
0 |
0 |
T126 |
4168 |
1 |
0 |
0 |
T128 |
12747 |
1 |
0 |
0 |
T136 |
6357 |
2 |
0 |
0 |
T137 |
13763 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91467859 |
31 |
0 |
0 |
T52 |
15339 |
2 |
0 |
0 |
T53 |
2407 |
1 |
0 |
0 |
T55 |
11338 |
2 |
0 |
0 |
T58 |
2280 |
2 |
0 |
0 |
T123 |
5492 |
1 |
0 |
0 |
T124 |
9294 |
1 |
0 |
0 |
T126 |
2688 |
1 |
0 |
0 |
T128 |
2646 |
1 |
0 |
0 |
T136 |
6023 |
2 |
0 |
0 |
T137 |
2942 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T55,T52,T53 |
1 | 0 | Covered | T55,T52,T53 |
1 | 1 | Covered | T52,T123,T126 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T55,T52,T53 |
1 | 0 | Covered | T52,T123,T126 |
1 | 1 | Covered | T55,T52,T53 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162560083 |
40 |
0 |
0 |
T52 |
4594 |
4 |
0 |
0 |
T53 |
5438 |
1 |
0 |
0 |
T55 |
12139 |
2 |
0 |
0 |
T56 |
5431 |
1 |
0 |
0 |
T58 |
2484 |
2 |
0 |
0 |
T123 |
12428 |
2 |
0 |
0 |
T124 |
10467 |
1 |
0 |
0 |
T126 |
4168 |
2 |
0 |
0 |
T136 |
6357 |
3 |
0 |
0 |
T137 |
13763 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91467859 |
40 |
0 |
0 |
T52 |
15339 |
4 |
0 |
0 |
T53 |
2407 |
1 |
0 |
0 |
T55 |
11338 |
2 |
0 |
0 |
T56 |
5010 |
1 |
0 |
0 |
T58 |
2280 |
2 |
0 |
0 |
T123 |
5492 |
2 |
0 |
0 |
T124 |
9294 |
1 |
0 |
0 |
T126 |
2688 |
2 |
0 |
0 |
T136 |
6023 |
3 |
0 |
0 |
T137 |
2942 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T54,T55,T52 |
1 | 0 | Covered | T54,T55,T52 |
1 | 1 | Covered | T123,T138,T129 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T54,T55,T52 |
1 | 0 | Covered | T123,T138,T129 |
1 | 1 | Covered | T54,T55,T52 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162560083 |
31 |
0 |
0 |
T52 |
4594 |
2 |
0 |
0 |
T53 |
5438 |
1 |
0 |
0 |
T54 |
9826 |
1 |
0 |
0 |
T55 |
12139 |
2 |
0 |
0 |
T56 |
5431 |
2 |
0 |
0 |
T58 |
2484 |
1 |
0 |
0 |
T59 |
5591 |
2 |
0 |
0 |
T123 |
12428 |
5 |
0 |
0 |
T130 |
10061 |
1 |
0 |
0 |
T136 |
6357 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
393526195 |
31 |
0 |
0 |
T52 |
65639 |
2 |
0 |
0 |
T53 |
11331 |
1 |
0 |
0 |
T54 |
196526 |
1 |
0 |
0 |
T55 |
48559 |
2 |
0 |
0 |
T56 |
22631 |
2 |
0 |
0 |
T58 |
10349 |
1 |
0 |
0 |
T59 |
5824 |
2 |
0 |
0 |
T123 |
24859 |
5 |
0 |
0 |
T130 |
20533 |
1 |
0 |
0 |
T136 |
26488 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T54,T55,T53 |
1 | 0 | Covered | T54,T55,T53 |
1 | 1 | Covered | T53,T123,T139 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T54,T55,T53 |
1 | 0 | Covered | T53,T123,T139 |
1 | 1 | Covered | T54,T55,T53 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162560083 |
31 |
0 |
0 |
T53 |
5438 |
2 |
0 |
0 |
T54 |
9826 |
2 |
0 |
0 |
T55 |
12139 |
2 |
0 |
0 |
T56 |
5431 |
1 |
0 |
0 |
T57 |
7301 |
2 |
0 |
0 |
T58 |
2484 |
1 |
0 |
0 |
T59 |
5591 |
1 |
0 |
0 |
T122 |
6135 |
1 |
0 |
0 |
T123 |
12428 |
4 |
0 |
0 |
T130 |
10061 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
393526195 |
31 |
0 |
0 |
T53 |
11331 |
2 |
0 |
0 |
T54 |
196526 |
2 |
0 |
0 |
T55 |
48559 |
2 |
0 |
0 |
T56 |
22631 |
1 |
0 |
0 |
T57 |
14603 |
2 |
0 |
0 |
T58 |
10349 |
1 |
0 |
0 |
T59 |
5824 |
1 |
0 |
0 |
T122 |
6197 |
1 |
0 |
0 |
T123 |
24859 |
4 |
0 |
0 |
T130 |
20533 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T54,T51,T56 |
1 | 0 | Covered | T54,T51,T56 |
1 | 1 | Covered | T54,T56,T136 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T54,T51,T56 |
1 | 0 | Covered | T54,T56,T136 |
1 | 1 | Covered | T54,T51,T56 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162560083 |
34 |
0 |
0 |
T51 |
5821 |
1 |
0 |
0 |
T54 |
9826 |
3 |
0 |
0 |
T56 |
5431 |
2 |
0 |
0 |
T57 |
7301 |
1 |
0 |
0 |
T122 |
6135 |
1 |
0 |
0 |
T123 |
12428 |
3 |
0 |
0 |
T127 |
12093 |
1 |
0 |
0 |
T130 |
10061 |
1 |
0 |
0 |
T136 |
6357 |
5 |
0 |
0 |
T137 |
13763 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188847735 |
34 |
0 |
0 |
T51 |
11176 |
1 |
0 |
0 |
T54 |
94333 |
3 |
0 |
0 |
T56 |
10863 |
2 |
0 |
0 |
T57 |
7009 |
1 |
0 |
0 |
T122 |
2974 |
1 |
0 |
0 |
T123 |
11932 |
3 |
0 |
0 |
T127 |
6911 |
1 |
0 |
0 |
T130 |
9855 |
1 |
0 |
0 |
T136 |
12714 |
5 |
0 |
0 |
T137 |
6606 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T54,T51,T55 |
1 | 0 | Covered | T54,T51,T55 |
1 | 1 | Covered | T136,T139 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T54,T51,T55 |
1 | 0 | Covered | T136,T139 |
1 | 1 | Covered | T54,T51,T55 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162560083 |
35 |
0 |
0 |
T51 |
5821 |
1 |
0 |
0 |
T52 |
4594 |
1 |
0 |
0 |
T54 |
9826 |
2 |
0 |
0 |
T55 |
12139 |
1 |
0 |
0 |
T56 |
5431 |
2 |
0 |
0 |
T57 |
7301 |
2 |
0 |
0 |
T58 |
2484 |
1 |
0 |
0 |
T123 |
12428 |
1 |
0 |
0 |
T130 |
10061 |
1 |
0 |
0 |
T136 |
6357 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188847735 |
35 |
0 |
0 |
T51 |
11176 |
1 |
0 |
0 |
T52 |
31507 |
1 |
0 |
0 |
T54 |
94333 |
2 |
0 |
0 |
T55 |
23309 |
1 |
0 |
0 |
T56 |
10863 |
2 |
0 |
0 |
T57 |
7009 |
2 |
0 |
0 |
T58 |
4968 |
1 |
0 |
0 |
T123 |
11932 |
1 |
0 |
0 |
T130 |
9855 |
1 |
0 |
0 |
T136 |
12714 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
364627542 |
87299 |
0 |
0 |
T1 |
381519 |
757 |
0 |
0 |
T2 |
321061 |
1564 |
0 |
0 |
T3 |
794231 |
415 |
0 |
0 |
T5 |
4881 |
0 |
0 |
0 |
T9 |
0 |
50 |
0 |
0 |
T10 |
0 |
100 |
0 |
0 |
T11 |
0 |
208 |
0 |
0 |
T12 |
0 |
72 |
0 |
0 |
T13 |
0 |
59 |
0 |
0 |
T16 |
1971 |
0 |
0 |
0 |
T17 |
2139 |
0 |
0 |
0 |
T18 |
2620 |
0 |
0 |
0 |
T19 |
2431 |
0 |
0 |
0 |
T20 |
34316 |
0 |
0 |
0 |
T21 |
97046 |
0 |
0 |
0 |
T22 |
0 |
28 |
0 |
0 |
T71 |
0 |
85 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12865834 |
86849 |
0 |
0 |
T1 |
142682 |
758 |
0 |
0 |
T2 |
72986 |
1565 |
0 |
0 |
T3 |
3663 |
415 |
0 |
0 |
T5 |
355 |
0 |
0 |
0 |
T9 |
0 |
50 |
0 |
0 |
T10 |
0 |
100 |
0 |
0 |
T11 |
0 |
208 |
0 |
0 |
T12 |
0 |
72 |
0 |
0 |
T13 |
0 |
59 |
0 |
0 |
T16 |
143 |
0 |
0 |
0 |
T17 |
156 |
0 |
0 |
0 |
T18 |
191 |
0 |
0 |
0 |
T19 |
177 |
0 |
0 |
0 |
T20 |
94 |
0 |
0 |
0 |
T21 |
220 |
0 |
0 |
0 |
T22 |
0 |
28 |
0 |
0 |
T71 |
0 |
85 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181412249 |
86980 |
0 |
0 |
T1 |
190611 |
757 |
0 |
0 |
T2 |
159861 |
1564 |
0 |
0 |
T3 |
397135 |
415 |
0 |
0 |
T5 |
2408 |
0 |
0 |
0 |
T9 |
0 |
50 |
0 |
0 |
T10 |
0 |
100 |
0 |
0 |
T11 |
0 |
208 |
0 |
0 |
T12 |
0 |
72 |
0 |
0 |
T13 |
0 |
59 |
0 |
0 |
T16 |
939 |
0 |
0 |
0 |
T17 |
1009 |
0 |
0 |
0 |
T18 |
1263 |
0 |
0 |
0 |
T19 |
1155 |
0 |
0 |
0 |
T20 |
10858 |
0 |
0 |
0 |
T21 |
28084 |
0 |
0 |
0 |
T22 |
0 |
28 |
0 |
0 |
T71 |
0 |
85 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12865834 |
86534 |
0 |
0 |
T1 |
142682 |
758 |
0 |
0 |
T2 |
72986 |
1565 |
0 |
0 |
T3 |
3663 |
415 |
0 |
0 |
T5 |
355 |
0 |
0 |
0 |
T9 |
0 |
50 |
0 |
0 |
T10 |
0 |
100 |
0 |
0 |
T11 |
0 |
208 |
0 |
0 |
T12 |
0 |
72 |
0 |
0 |
T13 |
0 |
59 |
0 |
0 |
T16 |
143 |
0 |
0 |
0 |
T17 |
156 |
0 |
0 |
0 |
T18 |
191 |
0 |
0 |
0 |
T19 |
177 |
0 |
0 |
0 |
T20 |
94 |
0 |
0 |
0 |
T21 |
220 |
0 |
0 |
0 |
T22 |
0 |
28 |
0 |
0 |
T71 |
0 |
85 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
90705529 |
86319 |
0 |
0 |
T1 |
953038 |
757 |
0 |
0 |
T2 |
799302 |
1562 |
0 |
0 |
T3 |
198565 |
415 |
0 |
0 |
T5 |
1204 |
0 |
0 |
0 |
T9 |
0 |
50 |
0 |
0 |
T10 |
0 |
100 |
0 |
0 |
T11 |
0 |
208 |
0 |
0 |
T12 |
0 |
72 |
0 |
0 |
T13 |
0 |
59 |
0 |
0 |
T16 |
470 |
0 |
0 |
0 |
T17 |
505 |
0 |
0 |
0 |
T18 |
632 |
0 |
0 |
0 |
T19 |
578 |
0 |
0 |
0 |
T20 |
5429 |
0 |
0 |
0 |
T21 |
14042 |
0 |
0 |
0 |
T22 |
0 |
28 |
0 |
0 |
T71 |
0 |
85 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12865834 |
85878 |
0 |
0 |
T1 |
142682 |
758 |
0 |
0 |
T2 |
72986 |
1563 |
0 |
0 |
T3 |
3663 |
415 |
0 |
0 |
T5 |
355 |
0 |
0 |
0 |
T9 |
0 |
50 |
0 |
0 |
T10 |
0 |
100 |
0 |
0 |
T11 |
0 |
208 |
0 |
0 |
T12 |
0 |
72 |
0 |
0 |
T13 |
0 |
59 |
0 |
0 |
T16 |
143 |
0 |
0 |
0 |
T17 |
156 |
0 |
0 |
0 |
T18 |
191 |
0 |
0 |
0 |
T19 |
177 |
0 |
0 |
0 |
T20 |
94 |
0 |
0 |
0 |
T21 |
220 |
0 |
0 |
0 |
T22 |
0 |
28 |
0 |
0 |
T71 |
0 |
85 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
390251755 |
106180 |
0 |
0 |
T1 |
417195 |
1136 |
0 |
0 |
T2 |
361449 |
2091 |
0 |
0 |
T3 |
863350 |
487 |
0 |
0 |
T5 |
5085 |
0 |
0 |
0 |
T9 |
0 |
50 |
0 |
0 |
T10 |
0 |
100 |
0 |
0 |
T11 |
0 |
244 |
0 |
0 |
T12 |
0 |
72 |
0 |
0 |
T13 |
0 |
59 |
0 |
0 |
T16 |
2053 |
0 |
0 |
0 |
T17 |
2228 |
0 |
0 |
0 |
T18 |
2729 |
0 |
0 |
0 |
T19 |
2534 |
0 |
0 |
0 |
T20 |
35747 |
0 |
0 |
0 |
T21 |
101092 |
0 |
0 |
0 |
T22 |
0 |
26 |
0 |
0 |
T71 |
0 |
133 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12992136 |
105828 |
0 |
0 |
T1 |
143083 |
1136 |
0 |
0 |
T2 |
73526 |
2091 |
0 |
0 |
T3 |
3735 |
487 |
0 |
0 |
T5 |
355 |
0 |
0 |
0 |
T9 |
0 |
50 |
0 |
0 |
T10 |
0 |
100 |
0 |
0 |
T11 |
0 |
244 |
0 |
0 |
T12 |
0 |
72 |
0 |
0 |
T13 |
0 |
59 |
0 |
0 |
T16 |
143 |
0 |
0 |
0 |
T17 |
156 |
0 |
0 |
0 |
T18 |
191 |
0 |
0 |
0 |
T19 |
177 |
0 |
0 |
0 |
T20 |
94 |
0 |
0 |
0 |
T21 |
220 |
0 |
0 |
0 |
T22 |
0 |
26 |
0 |
0 |
T71 |
0 |
133 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
187276026 |
105019 |
0 |
0 |
T1 |
197953 |
1040 |
0 |
0 |
T2 |
172346 |
2037 |
0 |
0 |
T3 |
423055 |
523 |
0 |
0 |
T5 |
2440 |
0 |
0 |
0 |
T9 |
0 |
50 |
0 |
0 |
T10 |
0 |
100 |
0 |
0 |
T11 |
0 |
220 |
0 |
0 |
T12 |
0 |
72 |
0 |
0 |
T13 |
0 |
59 |
0 |
0 |
T16 |
986 |
0 |
0 |
0 |
T17 |
1069 |
0 |
0 |
0 |
T18 |
1310 |
0 |
0 |
0 |
T19 |
1216 |
0 |
0 |
0 |
T20 |
17158 |
0 |
0 |
0 |
T21 |
48525 |
0 |
0 |
0 |
T22 |
0 |
24 |
0 |
0 |
T71 |
0 |
121 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12986799 |
104581 |
0 |
0 |
T1 |
142987 |
1040 |
0 |
0 |
T2 |
73478 |
2037 |
0 |
0 |
T3 |
3771 |
523 |
0 |
0 |
T5 |
355 |
0 |
0 |
0 |
T9 |
0 |
50 |
0 |
0 |
T10 |
0 |
100 |
0 |
0 |
T11 |
0 |
220 |
0 |
0 |
T12 |
0 |
72 |
0 |
0 |
T13 |
0 |
59 |
0 |
0 |
T16 |
143 |
0 |
0 |
0 |
T17 |
156 |
0 |
0 |
0 |
T18 |
191 |
0 |
0 |
0 |
T19 |
177 |
0 |
0 |
0 |
T20 |
94 |
0 |
0 |
0 |
T21 |
220 |
0 |
0 |
0 |
T22 |
0 |
24 |
0 |
0 |
T71 |
0 |
121 |
0 |
0 |