Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_clk_main_buf.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_clk_main_buf


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_clk_io_buf.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_clk_io_buf


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_clk_usb_buf.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_clk_usb_buf


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_clk_aon_buf.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_clk_aon_buf


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.u_clk_div_buf.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_clk_div_buf


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_no_scan_io_div4_div.gen_generic.u_impl_generic.u_clk_div_buf.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_clk_div_buf


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_clk_io_div4_powerup_buf.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_clk_io_div4_powerup_buf


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_clk_aon_powerup_buf.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_clk_aon_powerup_buf


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_clk_main_powerup_buf.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_clk_main_powerup_buf


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_clk_io_powerup_buf.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_clk_io_powerup_buf


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_clk_usb_powerup_buf.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_clk_usb_powerup_buf


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_clk_io_div2_powerup_buf.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_clk_io_div2_powerup_buf


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_clk_aon_secure_buf.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_clk_aon_secure_buf


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_clk_aon_peri_buf.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_clk_aon_peri_buf


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_clk_aon_timers_buf.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_clk_aon_timers_buf


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_clock_buf
Line No.TotalCoveredPercent
TOTAL200.00
CONT_ASSIGN20100.00
CONT_ASSIGN21100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_buf_0/rtl/prim_generic_clock_buf.sv' or '../src/lowrisc_prim_generic_clock_buf_0/rtl/prim_generic_clock_buf.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
20 0 1
21 0 1

Line Coverage for Instance : tb.dut.u_clk_main_buf.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL200.00
CONT_ASSIGN20100.00
CONT_ASSIGN21100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_buf_0/rtl/prim_generic_clock_buf.sv' or '../src/lowrisc_prim_generic_clock_buf_0/rtl/prim_generic_clock_buf.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
20 0 1
21 0 1

Line Coverage for Instance : tb.dut.u_clk_io_buf.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL200.00
CONT_ASSIGN20100.00
CONT_ASSIGN21100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_buf_0/rtl/prim_generic_clock_buf.sv' or '../src/lowrisc_prim_generic_clock_buf_0/rtl/prim_generic_clock_buf.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
20 0 1
21 0 1

Line Coverage for Instance : tb.dut.u_clk_usb_buf.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL200.00
CONT_ASSIGN20100.00
CONT_ASSIGN21100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_buf_0/rtl/prim_generic_clock_buf.sv' or '../src/lowrisc_prim_generic_clock_buf_0/rtl/prim_generic_clock_buf.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
20 0 1
21 0 1

Line Coverage for Instance : tb.dut.u_clk_aon_buf.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL200.00
CONT_ASSIGN20100.00
CONT_ASSIGN21100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_buf_0/rtl/prim_generic_clock_buf.sv' or '../src/lowrisc_prim_generic_clock_buf_0/rtl/prim_generic_clock_buf.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
20 0 1
21 0 1

Line Coverage for Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.u_clk_div_buf.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL200.00
CONT_ASSIGN20100.00
CONT_ASSIGN21100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_buf_0/rtl/prim_generic_clock_buf.sv' or '../src/lowrisc_prim_generic_clock_buf_0/rtl/prim_generic_clock_buf.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
20 0 1
21 0 1

Line Coverage for Instance : tb.dut.u_no_scan_io_div4_div.gen_generic.u_impl_generic.u_clk_div_buf.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL200.00
CONT_ASSIGN20100.00
CONT_ASSIGN21100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_buf_0/rtl/prim_generic_clock_buf.sv' or '../src/lowrisc_prim_generic_clock_buf_0/rtl/prim_generic_clock_buf.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
20 0 1
21 0 1

Line Coverage for Instance : tb.dut.u_clk_io_div4_powerup_buf.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL200.00
CONT_ASSIGN20100.00
CONT_ASSIGN21100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_buf_0/rtl/prim_generic_clock_buf.sv' or '../src/lowrisc_prim_generic_clock_buf_0/rtl/prim_generic_clock_buf.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
20 0 1
21 0 1

Line Coverage for Instance : tb.dut.u_clk_aon_powerup_buf.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL200.00
CONT_ASSIGN20100.00
CONT_ASSIGN21100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_buf_0/rtl/prim_generic_clock_buf.sv' or '../src/lowrisc_prim_generic_clock_buf_0/rtl/prim_generic_clock_buf.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
20 0 1
21 0 1

Line Coverage for Instance : tb.dut.u_clk_main_powerup_buf.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL200.00
CONT_ASSIGN20100.00
CONT_ASSIGN21100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_buf_0/rtl/prim_generic_clock_buf.sv' or '../src/lowrisc_prim_generic_clock_buf_0/rtl/prim_generic_clock_buf.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
20 0 1
21 0 1

Line Coverage for Instance : tb.dut.u_clk_io_powerup_buf.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL200.00
CONT_ASSIGN20100.00
CONT_ASSIGN21100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_buf_0/rtl/prim_generic_clock_buf.sv' or '../src/lowrisc_prim_generic_clock_buf_0/rtl/prim_generic_clock_buf.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
20 0 1
21 0 1

Line Coverage for Instance : tb.dut.u_clk_usb_powerup_buf.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL200.00
CONT_ASSIGN20100.00
CONT_ASSIGN21100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_buf_0/rtl/prim_generic_clock_buf.sv' or '../src/lowrisc_prim_generic_clock_buf_0/rtl/prim_generic_clock_buf.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
20 0 1
21 0 1

Line Coverage for Instance : tb.dut.u_clk_io_div2_powerup_buf.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL200.00
CONT_ASSIGN20100.00
CONT_ASSIGN21100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_buf_0/rtl/prim_generic_clock_buf.sv' or '../src/lowrisc_prim_generic_clock_buf_0/rtl/prim_generic_clock_buf.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
20 0 1
21 0 1

Line Coverage for Instance : tb.dut.u_clk_aon_secure_buf.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL200.00
CONT_ASSIGN20100.00
CONT_ASSIGN21100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_buf_0/rtl/prim_generic_clock_buf.sv' or '../src/lowrisc_prim_generic_clock_buf_0/rtl/prim_generic_clock_buf.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
20 0 1
21 0 1

Line Coverage for Instance : tb.dut.u_clk_aon_peri_buf.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL200.00
CONT_ASSIGN20100.00
CONT_ASSIGN21100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_buf_0/rtl/prim_generic_clock_buf.sv' or '../src/lowrisc_prim_generic_clock_buf_0/rtl/prim_generic_clock_buf.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
20 0 1
21 0 1

Line Coverage for Instance : tb.dut.u_clk_aon_timers_buf.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL200.00
CONT_ASSIGN20100.00
CONT_ASSIGN21100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_buf_0/rtl/prim_generic_clock_buf.sv' or '../src/lowrisc_prim_generic_clock_buf_0/rtl/prim_generic_clock_buf.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
20 0 1
21 0 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%