Line Coverage for Module : 
flash_phy
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 43 | 42 | 97.67 | 
| CONT_ASSIGN | 121 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 122 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 125 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 128 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 129 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 0 | 0 |  | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 135 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 136 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 137 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 141 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 142 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 143 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 144 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 145 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 146 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 147 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 178 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 178 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 178 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 178 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 178 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 178 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 178 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 178 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 178 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 193 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 199 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 201 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 211 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 212 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 230 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 230 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 254 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 254 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 255 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 255 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 333 | 0 | 0 |  | 
| CONT_ASSIGN | 349 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 389 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 392 | 1 | 0 | 0.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 121 | 
1 | 
1 | 
| 122 | 
1 | 
1 | 
| 125 | 
1 | 
1 | 
| 128 | 
1 | 
1 | 
| 129 | 
1 | 
1 | 
| 130 | 
1 | 
1 | 
| 133 | 
 | 
unreachable | 
| 134 | 
1 | 
1 | 
| 135 | 
1 | 
1 | 
| 136 | 
1 | 
1 | 
| 137 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
| 139 | 
1 | 
1 | 
| 140 | 
1 | 
1 | 
| 141 | 
1 | 
1 | 
| 142 | 
1 | 
1 | 
| 143 | 
1 | 
1 | 
| 144 | 
1 | 
1 | 
| 145 | 
1 | 
1 | 
| 146 | 
1 | 
1 | 
| 147 | 
1 | 
1 | 
| 178 | 
9 | 
9 | 
| 193 | 
1 | 
1 | 
| 199 | 
1 | 
1 | 
| 201 | 
1 | 
1 | 
| 211 | 
1 | 
1 | 
| 212 | 
1 | 
1 | 
| 230 | 
2 | 
2 | 
| 254 | 
2 | 
2 | 
| 255 | 
2 | 
2 | 
| 333 | 
 | 
unreachable | 
| 349 | 
1 | 
1 | 
| 389 | 
1 | 
1 | 
| 392 | 
0 | 
1 | 
Cond Coverage for Module : 
flash_phy
 | Total | Covered | Percent | 
| Conditions | 50 | 43 | 86.00 | 
| Logical | 50 | 43 | 86.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       121
 EXPRESSION (host_req_i ? host_addr_i[(flash_ctrl_pkg::BusAddrW - 1)-:flash_ctrl_pkg::BankW] : '0)
             -----1----
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T4,T7 | 
 LINE       125
 EXPRESSION (host_req_rdy[host_bank_sel] & host_rsp_avail[host_bank_sel] & seq_fifo_rdy)
             -------------1-------------   --------------2--------------   ------3-----
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T4,T7 | 
 LINE       128
 EXPRESSION (seq_fifo_pending & host_rsp_vld[rsp_bank_sel])
             --------1-------   -------------2------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T15,T66,T68 | 
| 1 | 0 | Covered | T2,T4,T7 | 
| 1 | 1 | Covered | T2,T4,T7 | 
 LINE       145
 EXPRESSION (((|arb_err)) | scramble_arb_err)
             ------1-----   --------2-------
| -1- | -2- | Status | Tests | 
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T99 | 
| 1 | 0 | Covered | T100,T101,T102 | 
 LINE       155
 EXPRESSION (host_req_i & host_req_rdy_o)
             -----1----   -------2------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T2,T4,T7 | 
| 1 | 1 | Covered | T2,T4,T7 | 
 LINE       230
 EXPRESSION (host_req_done_o & (rsp_bank_sel == 0))
             -------1-------   ---------2---------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T2,T4,T7 | 
| 1 | 1 | Covered | T2,T4,T7 | 
 LINE       230
 SUB-EXPRESSION (rsp_bank_sel == 0)
                ---------1---------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       230
 EXPRESSION (host_req_done_o & (rsp_bank_sel == 1))
             -------1-------   ---------2---------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T2,T4,T7 | 
| 1 | 0 | Covered | T2,T4,T7 | 
| 1 | 1 | Covered | T2,T4,T7 | 
 LINE       230
 SUB-EXPRESSION (rsp_bank_sel == 1)
                ---------1---------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T4,T7 | 
 LINE       254
 EXPRESSION (host_req_i & (host_bank_sel == 0) & host_rsp_avail[0])
             -----1----   ----------2---------   --------3--------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T2,T4,T7 | 
| 1 | 1 | 0 | Covered | T2,T61,T48 | 
| 1 | 1 | 1 | Covered | T2,T4,T7 | 
 LINE       254
 SUB-EXPRESSION (host_bank_sel == 0)
                ----------1---------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       254
 EXPRESSION (host_req_i & (host_bank_sel == 1) & host_rsp_avail[1])
             -----1----   ----------2---------   --------3--------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T2,T4,T7 | 
| 1 | 1 | 0 | Covered | T2,T61,T48 | 
| 1 | 1 | 1 | Covered | T2,T4,T7 | 
 LINE       254
 SUB-EXPRESSION (host_bank_sel == 1)
                ----------1---------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T4,T7 | 
 LINE       255
 EXPRESSION (flash_ctrl_i.req & (ctrl_bank_sel == 0))
             --------1-------   ----------2---------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T2,T7,T5 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       255
 SUB-EXPRESSION (ctrl_bank_sel == 0)
                ----------1---------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       255
 EXPRESSION (flash_ctrl_i.req & (ctrl_bank_sel == 1))
             --------1-------   ----------2---------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T2,T7,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T2,T7,T5 | 
 LINE       255
 SUB-EXPRESSION (ctrl_bank_sel == 1)
                ----------1---------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T7,T5 | 
 LINE       389
 EXPRESSION (flash_ctrl_i.alert_trig & flash_ctrl_i.alert_ack)
             -----------1-----------   -----------2----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
Branch Coverage for Module : 
flash_phy
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
121 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	121	(host_req_i) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T2,T4,T7 | 
| 0 | 
Covered | 
T1,T2,T3 |