Line Coverage for Module :
prim_secded_hamming_72_64_enc
| Line No. | Total | Covered | Percent |
TOTAL | | 9 | 9 | 100.00 |
ALWAYS | 13 | 9 | 9 | 100.00 |
12 always_comb begin : p_encode
13 1/1 data_o = 72'(data_i);
Tests: T1 T2 T3
14 1/1 data_o[64] = ^(data_o & 72'h00AB55555556AAAD5B);
Tests: T1 T2 T3
15 1/1 data_o[65] = ^(data_o & 72'h00CD9999999B33366D);
Tests: T1 T2 T3
16 1/1 data_o[66] = ^(data_o & 72'h00F1E1E1E1E3C3C78E);
Tests: T1 T2 T3
17 1/1 data_o[67] = ^(data_o & 72'h0001FE01FE03FC07F0);
Tests: T1 T2 T3
18 1/1 data_o[68] = ^(data_o & 72'h0001FFFE0003FFF800);
Tests: T1 T2 T3
19 1/1 data_o[69] = ^(data_o & 72'h0001FFFFFFFC000000);
Tests: T1 T2 T3
20 1/1 data_o[70] = ^(data_o & 72'h00FE00000000000000);
Tests: T1 T2 T3
21 1/1 data_o[71] = ^(data_o & 72'h7FFFFFFFFFFFFFFFFF);
Tests: T1 T2 T3
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_plain_enc
| Line No. | Total | Covered | Percent |
TOTAL | | 9 | 9 | 100.00 |
ALWAYS | 13 | 9 | 9 | 100.00 |
12 always_comb begin : p_encode
13 1/1 data_o = 72'(data_i);
Tests: T1 T2 T3
14 1/1 data_o[64] = ^(data_o & 72'h00AB55555556AAAD5B);
Tests: T1 T2 T3
15 1/1 data_o[65] = ^(data_o & 72'h00CD9999999B33366D);
Tests: T1 T2 T3
16 1/1 data_o[66] = ^(data_o & 72'h00F1E1E1E1E3C3C78E);
Tests: T1 T2 T3
17 1/1 data_o[67] = ^(data_o & 72'h0001FE01FE03FC07F0);
Tests: T1 T2 T3
18 1/1 data_o[68] = ^(data_o & 72'h0001FFFE0003FFF800);
Tests: T1 T2 T3
19 1/1 data_o[69] = ^(data_o & 72'h0001FFFFFFFC000000);
Tests: T1 T2 T3
20 1/1 data_o[70] = ^(data_o & 72'h00FE00000000000000);
Tests: T1 T2 T3
21 1/1 data_o[71] = ^(data_o & 72'h7FFFFFFFFFFFFFFFFF);
Tests: T1 T2 T3
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.gen_prog_data.u_prog.u_plain_enc
| Line No. | Total | Covered | Percent |
TOTAL | | 9 | 9 | 100.00 |
ALWAYS | 13 | 9 | 9 | 100.00 |
12 always_comb begin : p_encode
13 1/1 data_o = 72'(data_i);
Tests: T1 T2 T3
14 1/1 data_o[64] = ^(data_o & 72'h00AB55555556AAAD5B);
Tests: T1 T2 T3
15 1/1 data_o[65] = ^(data_o & 72'h00CD9999999B33366D);
Tests: T1 T2 T3
16 1/1 data_o[66] = ^(data_o & 72'h00F1E1E1E1E3C3C78E);
Tests: T1 T2 T3
17 1/1 data_o[67] = ^(data_o & 72'h0001FE01FE03FC07F0);
Tests: T1 T2 T3
18 1/1 data_o[68] = ^(data_o & 72'h0001FFFE0003FFF800);
Tests: T1 T2 T3
19 1/1 data_o[69] = ^(data_o & 72'h0001FFFFFFFC000000);
Tests: T1 T2 T3
20 1/1 data_o[70] = ^(data_o & 72'h00FE00000000000000);
Tests: T1 T2 T3
21 1/1 data_o[71] = ^(data_o & 72'h7FFFFFFFFFFFFFFFFF);
Tests: T1 T2 T3
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_plain_enc
| Line No. | Total | Covered | Percent |
TOTAL | | 9 | 9 | 100.00 |
ALWAYS | 13 | 9 | 9 | 100.00 |
12 always_comb begin : p_encode
13 1/1 data_o = 72'(data_i);
Tests: T1 T2 T3
14 1/1 data_o[64] = ^(data_o & 72'h00AB55555556AAAD5B);
Tests: T1 T2 T3
15 1/1 data_o[65] = ^(data_o & 72'h00CD9999999B33366D);
Tests: T1 T2 T3
16 1/1 data_o[66] = ^(data_o & 72'h00F1E1E1E1E3C3C78E);
Tests: T1 T2 T3
17 1/1 data_o[67] = ^(data_o & 72'h0001FE01FE03FC07F0);
Tests: T1 T2 T3
18 1/1 data_o[68] = ^(data_o & 72'h0001FFFE0003FFF800);
Tests: T1 T2 T3
19 1/1 data_o[69] = ^(data_o & 72'h0001FFFFFFFC000000);
Tests: T1 T2 T3
20 1/1 data_o[70] = ^(data_o & 72'h00FE00000000000000);
Tests: T1 T2 T3
21 1/1 data_o[71] = ^(data_o & 72'h7FFFFFFFFFFFFFFFFF);
Tests: T1 T2 T3
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.gen_prog_data.u_prog.u_plain_enc
| Line No. | Total | Covered | Percent |
TOTAL | | 9 | 9 | 100.00 |
ALWAYS | 13 | 9 | 9 | 100.00 |
12 always_comb begin : p_encode
13 1/1 data_o = 72'(data_i);
Tests: T1 T2 T3
14 1/1 data_o[64] = ^(data_o & 72'h00AB55555556AAAD5B);
Tests: T1 T2 T3
15 1/1 data_o[65] = ^(data_o & 72'h00CD9999999B33366D);
Tests: T1 T2 T3
16 1/1 data_o[66] = ^(data_o & 72'h00F1E1E1E1E3C3C78E);
Tests: T1 T2 T3
17 1/1 data_o[67] = ^(data_o & 72'h0001FE01FE03FC07F0);
Tests: T1 T2 T3
18 1/1 data_o[68] = ^(data_o & 72'h0001FFFE0003FFF800);
Tests: T1 T2 T3
19 1/1 data_o[69] = ^(data_o & 72'h0001FFFFFFFC000000);
Tests: T1 T2 T3
20 1/1 data_o[70] = ^(data_o & 72'h00FE00000000000000);
Tests: T1 T2 T3
21 1/1 data_o[71] = ^(data_o & 72'h7FFFFFFFFFFFFFFFFF);
Tests: T1 T2 T3