Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T6,T14 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
18447268 |
4653 |
0 |
0 |
T2 |
3347 |
2 |
0 |
0 |
T3 |
2588 |
1 |
0 |
0 |
T4 |
4257 |
0 |
0 |
0 |
T5 |
2832 |
0 |
0 |
0 |
T6 |
14165 |
5 |
0 |
0 |
T7 |
10154 |
0 |
0 |
0 |
T8 |
5489 |
0 |
0 |
0 |
T9 |
1192 |
0 |
0 |
0 |
T10 |
60197 |
27 |
0 |
0 |
T14 |
0 |
44 |
0 |
0 |
T26 |
0 |
19 |
0 |
0 |
T39 |
0 |
20 |
0 |
0 |
T40 |
0 |
5 |
0 |
0 |
T41 |
0 |
23 |
0 |
0 |
T42 |
3619 |
0 |
0 |
0 |
T68 |
0 |
16 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
18447268 |
197163 |
0 |
0 |
T2 |
3347 |
453 |
0 |
0 |
T3 |
2588 |
13 |
0 |
0 |
T4 |
4257 |
0 |
0 |
0 |
T5 |
2832 |
0 |
0 |
0 |
T6 |
14165 |
462 |
0 |
0 |
T7 |
10154 |
0 |
0 |
0 |
T8 |
5489 |
0 |
0 |
0 |
T9 |
1192 |
0 |
0 |
0 |
T10 |
60197 |
1944 |
0 |
0 |
T14 |
0 |
2978 |
0 |
0 |
T26 |
0 |
1234 |
0 |
0 |
T39 |
0 |
919 |
0 |
0 |
T40 |
0 |
108 |
0 |
0 |
T41 |
0 |
807 |
0 |
0 |
T42 |
3619 |
0 |
0 |
0 |
T68 |
0 |
316 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
18447268 |
7500819 |
0 |
0 |
T1 |
5285 |
2135 |
0 |
0 |
T2 |
3347 |
291 |
0 |
0 |
T3 |
2588 |
1673 |
0 |
0 |
T4 |
4257 |
766 |
0 |
0 |
T5 |
2832 |
0 |
0 |
0 |
T6 |
14165 |
5402 |
0 |
0 |
T7 |
10154 |
4904 |
0 |
0 |
T8 |
5489 |
4171 |
0 |
0 |
T9 |
1192 |
0 |
0 |
0 |
T10 |
60197 |
32907 |
0 |
0 |
T42 |
0 |
1967 |
0 |
0 |
T43 |
0 |
5741 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
18447268 |
197164 |
0 |
0 |
T2 |
3347 |
453 |
0 |
0 |
T3 |
2588 |
13 |
0 |
0 |
T4 |
4257 |
0 |
0 |
0 |
T5 |
2832 |
0 |
0 |
0 |
T6 |
14165 |
462 |
0 |
0 |
T7 |
10154 |
0 |
0 |
0 |
T8 |
5489 |
0 |
0 |
0 |
T9 |
1192 |
0 |
0 |
0 |
T10 |
60197 |
1944 |
0 |
0 |
T14 |
0 |
2985 |
0 |
0 |
T26 |
0 |
1234 |
0 |
0 |
T39 |
0 |
919 |
0 |
0 |
T40 |
0 |
108 |
0 |
0 |
T41 |
0 |
807 |
0 |
0 |
T42 |
3619 |
0 |
0 |
0 |
T68 |
0 |
316 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
18447268 |
4653 |
0 |
0 |
T2 |
3347 |
2 |
0 |
0 |
T3 |
2588 |
1 |
0 |
0 |
T4 |
4257 |
0 |
0 |
0 |
T5 |
2832 |
0 |
0 |
0 |
T6 |
14165 |
5 |
0 |
0 |
T7 |
10154 |
0 |
0 |
0 |
T8 |
5489 |
0 |
0 |
0 |
T9 |
1192 |
0 |
0 |
0 |
T10 |
60197 |
27 |
0 |
0 |
T14 |
0 |
44 |
0 |
0 |
T26 |
0 |
19 |
0 |
0 |
T39 |
0 |
20 |
0 |
0 |
T40 |
0 |
5 |
0 |
0 |
T41 |
0 |
23 |
0 |
0 |
T42 |
3619 |
0 |
0 |
0 |
T68 |
0 |
16 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
18447268 |
197163 |
0 |
0 |
T2 |
3347 |
453 |
0 |
0 |
T3 |
2588 |
13 |
0 |
0 |
T4 |
4257 |
0 |
0 |
0 |
T5 |
2832 |
0 |
0 |
0 |
T6 |
14165 |
462 |
0 |
0 |
T7 |
10154 |
0 |
0 |
0 |
T8 |
5489 |
0 |
0 |
0 |
T9 |
1192 |
0 |
0 |
0 |
T10 |
60197 |
1944 |
0 |
0 |
T14 |
0 |
2978 |
0 |
0 |
T26 |
0 |
1234 |
0 |
0 |
T39 |
0 |
919 |
0 |
0 |
T40 |
0 |
108 |
0 |
0 |
T41 |
0 |
807 |
0 |
0 |
T42 |
3619 |
0 |
0 |
0 |
T68 |
0 |
316 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
18447268 |
7500819 |
0 |
0 |
T1 |
5285 |
2135 |
0 |
0 |
T2 |
3347 |
291 |
0 |
0 |
T3 |
2588 |
1673 |
0 |
0 |
T4 |
4257 |
766 |
0 |
0 |
T5 |
2832 |
0 |
0 |
0 |
T6 |
14165 |
5402 |
0 |
0 |
T7 |
10154 |
4904 |
0 |
0 |
T8 |
5489 |
4171 |
0 |
0 |
T9 |
1192 |
0 |
0 |
0 |
T10 |
60197 |
32907 |
0 |
0 |
T42 |
0 |
1967 |
0 |
0 |
T43 |
0 |
5741 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
18447268 |
197164 |
0 |
0 |
T2 |
3347 |
453 |
0 |
0 |
T3 |
2588 |
13 |
0 |
0 |
T4 |
4257 |
0 |
0 |
0 |
T5 |
2832 |
0 |
0 |
0 |
T6 |
14165 |
462 |
0 |
0 |
T7 |
10154 |
0 |
0 |
0 |
T8 |
5489 |
0 |
0 |
0 |
T9 |
1192 |
0 |
0 |
0 |
T10 |
60197 |
1944 |
0 |
0 |
T14 |
0 |
2985 |
0 |
0 |
T26 |
0 |
1234 |
0 |
0 |
T39 |
0 |
919 |
0 |
0 |
T40 |
0 |
108 |
0 |
0 |
T41 |
0 |
807 |
0 |
0 |
T42 |
3619 |
0 |
0 |
0 |
T68 |
0 |
316 |
0 |
0 |