Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
32
33 1/1 always_comb reset_or_disable = !rst_slow_ni || disable_sva;
Tests: T1 T2 T3
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T3,T4 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T5,T43,T28 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
16192248 |
4612 |
0 |
0 |
| T1 |
1427 |
1 |
0 |
0 |
| T2 |
5626 |
0 |
0 |
0 |
| T3 |
3698 |
0 |
0 |
0 |
| T4 |
4287 |
0 |
0 |
0 |
| T5 |
8853 |
8 |
0 |
0 |
| T6 |
1625 |
0 |
0 |
0 |
| T7 |
13417 |
25 |
0 |
0 |
| T8 |
4186 |
0 |
0 |
0 |
| T9 |
18385 |
27 |
0 |
0 |
| T10 |
2485 |
0 |
0 |
0 |
| T16 |
0 |
15 |
0 |
0 |
| T28 |
0 |
19 |
0 |
0 |
| T32 |
0 |
1 |
0 |
0 |
| T35 |
0 |
5 |
0 |
0 |
| T39 |
0 |
19 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
16192248 |
185969 |
0 |
0 |
| T1 |
1427 |
14 |
0 |
0 |
| T2 |
5626 |
0 |
0 |
0 |
| T3 |
3698 |
0 |
0 |
0 |
| T4 |
4287 |
0 |
0 |
0 |
| T5 |
8853 |
327 |
0 |
0 |
| T6 |
1625 |
0 |
0 |
0 |
| T7 |
13417 |
351 |
0 |
0 |
| T8 |
4186 |
0 |
0 |
0 |
| T9 |
18385 |
521 |
0 |
0 |
| T10 |
2485 |
0 |
0 |
0 |
| T16 |
0 |
359 |
0 |
0 |
| T28 |
0 |
849 |
0 |
0 |
| T32 |
0 |
11 |
0 |
0 |
| T35 |
0 |
138 |
0 |
0 |
| T39 |
0 |
618 |
0 |
0 |
| T43 |
0 |
240 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
16192248 |
6450336 |
0 |
0 |
| T1 |
1427 |
1125 |
0 |
0 |
| T2 |
5626 |
0 |
0 |
0 |
| T3 |
3698 |
2300 |
0 |
0 |
| T4 |
4287 |
2191 |
0 |
0 |
| T5 |
8853 |
6152 |
0 |
0 |
| T6 |
1625 |
315 |
0 |
0 |
| T7 |
13417 |
6990 |
0 |
0 |
| T8 |
4186 |
0 |
0 |
0 |
| T9 |
18385 |
9717 |
0 |
0 |
| T10 |
2485 |
0 |
0 |
0 |
| T32 |
0 |
1108 |
0 |
0 |
| T43 |
0 |
149 |
0 |
0 |
| T52 |
0 |
2366 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
16192248 |
185960 |
0 |
0 |
| T1 |
1427 |
14 |
0 |
0 |
| T2 |
5626 |
0 |
0 |
0 |
| T3 |
3698 |
0 |
0 |
0 |
| T4 |
4287 |
0 |
0 |
0 |
| T5 |
8853 |
327 |
0 |
0 |
| T6 |
1625 |
0 |
0 |
0 |
| T7 |
13417 |
351 |
0 |
0 |
| T8 |
4186 |
0 |
0 |
0 |
| T9 |
18385 |
521 |
0 |
0 |
| T10 |
2485 |
0 |
0 |
0 |
| T16 |
0 |
359 |
0 |
0 |
| T28 |
0 |
849 |
0 |
0 |
| T32 |
0 |
11 |
0 |
0 |
| T35 |
0 |
138 |
0 |
0 |
| T39 |
0 |
618 |
0 |
0 |
| T43 |
0 |
240 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
16192248 |
4612 |
0 |
0 |
| T1 |
1427 |
1 |
0 |
0 |
| T2 |
5626 |
0 |
0 |
0 |
| T3 |
3698 |
0 |
0 |
0 |
| T4 |
4287 |
0 |
0 |
0 |
| T5 |
8853 |
8 |
0 |
0 |
| T6 |
1625 |
0 |
0 |
0 |
| T7 |
13417 |
25 |
0 |
0 |
| T8 |
4186 |
0 |
0 |
0 |
| T9 |
18385 |
27 |
0 |
0 |
| T10 |
2485 |
0 |
0 |
0 |
| T16 |
0 |
15 |
0 |
0 |
| T28 |
0 |
19 |
0 |
0 |
| T32 |
0 |
1 |
0 |
0 |
| T35 |
0 |
5 |
0 |
0 |
| T39 |
0 |
19 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
16192248 |
185969 |
0 |
0 |
| T1 |
1427 |
14 |
0 |
0 |
| T2 |
5626 |
0 |
0 |
0 |
| T3 |
3698 |
0 |
0 |
0 |
| T4 |
4287 |
0 |
0 |
0 |
| T5 |
8853 |
327 |
0 |
0 |
| T6 |
1625 |
0 |
0 |
0 |
| T7 |
13417 |
351 |
0 |
0 |
| T8 |
4186 |
0 |
0 |
0 |
| T9 |
18385 |
521 |
0 |
0 |
| T10 |
2485 |
0 |
0 |
0 |
| T16 |
0 |
359 |
0 |
0 |
| T28 |
0 |
849 |
0 |
0 |
| T32 |
0 |
11 |
0 |
0 |
| T35 |
0 |
138 |
0 |
0 |
| T39 |
0 |
618 |
0 |
0 |
| T43 |
0 |
240 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
16192248 |
6450336 |
0 |
0 |
| T1 |
1427 |
1125 |
0 |
0 |
| T2 |
5626 |
0 |
0 |
0 |
| T3 |
3698 |
2300 |
0 |
0 |
| T4 |
4287 |
2191 |
0 |
0 |
| T5 |
8853 |
6152 |
0 |
0 |
| T6 |
1625 |
315 |
0 |
0 |
| T7 |
13417 |
6990 |
0 |
0 |
| T8 |
4186 |
0 |
0 |
0 |
| T9 |
18385 |
9717 |
0 |
0 |
| T10 |
2485 |
0 |
0 |
0 |
| T32 |
0 |
1108 |
0 |
0 |
| T43 |
0 |
149 |
0 |
0 |
| T52 |
0 |
2366 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
16192248 |
185960 |
0 |
0 |
| T1 |
1427 |
14 |
0 |
0 |
| T2 |
5626 |
0 |
0 |
0 |
| T3 |
3698 |
0 |
0 |
0 |
| T4 |
4287 |
0 |
0 |
0 |
| T5 |
8853 |
327 |
0 |
0 |
| T6 |
1625 |
0 |
0 |
0 |
| T7 |
13417 |
351 |
0 |
0 |
| T8 |
4186 |
0 |
0 |
0 |
| T9 |
18385 |
521 |
0 |
0 |
| T10 |
2485 |
0 |
0 |
0 |
| T16 |
0 |
359 |
0 |
0 |
| T28 |
0 |
849 |
0 |
0 |
| T32 |
0 |
11 |
0 |
0 |
| T35 |
0 |
138 |
0 |
0 |
| T39 |
0 |
618 |
0 |
0 |
| T43 |
0 |
240 |
0 |
0 |