Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
32
33 1/1 always_comb reset_or_disable = !rst_slow_ni || disable_sva;
Tests: T1 T2 T3
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T4,T5 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T10,T41,T24 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17816985 |
5097 |
0 |
0 |
| T1 |
2466 |
1 |
0 |
0 |
| T2 |
6865 |
0 |
0 |
0 |
| T3 |
2729 |
0 |
0 |
0 |
| T4 |
3161 |
0 |
0 |
0 |
| T5 |
2627 |
0 |
0 |
0 |
| T6 |
4175 |
0 |
0 |
0 |
| T7 |
1005 |
0 |
0 |
0 |
| T8 |
2050 |
0 |
0 |
0 |
| T9 |
2032 |
0 |
0 |
0 |
| T10 |
22973 |
27 |
0 |
0 |
| T14 |
0 |
21 |
0 |
0 |
| T16 |
0 |
13 |
0 |
0 |
| T24 |
0 |
29 |
0 |
0 |
| T27 |
0 |
20 |
0 |
0 |
| T32 |
0 |
1 |
0 |
0 |
| T35 |
0 |
3 |
0 |
0 |
| T41 |
0 |
2 |
0 |
0 |
| T43 |
0 |
2 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17816985 |
213131 |
0 |
0 |
| T1 |
2466 |
13 |
0 |
0 |
| T2 |
6865 |
0 |
0 |
0 |
| T3 |
2729 |
0 |
0 |
0 |
| T4 |
3161 |
0 |
0 |
0 |
| T5 |
2627 |
0 |
0 |
0 |
| T6 |
4175 |
0 |
0 |
0 |
| T7 |
1005 |
0 |
0 |
0 |
| T8 |
2050 |
0 |
0 |
0 |
| T9 |
2032 |
0 |
0 |
0 |
| T10 |
22973 |
805 |
0 |
0 |
| T14 |
0 |
425 |
0 |
0 |
| T16 |
0 |
303 |
0 |
0 |
| T24 |
0 |
806 |
0 |
0 |
| T27 |
0 |
738 |
0 |
0 |
| T32 |
0 |
11 |
0 |
0 |
| T35 |
0 |
130 |
0 |
0 |
| T41 |
0 |
361 |
0 |
0 |
| T43 |
0 |
229 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17816985 |
7307347 |
0 |
0 |
| T1 |
2466 |
1587 |
0 |
0 |
| T2 |
6865 |
0 |
0 |
0 |
| T3 |
2729 |
0 |
0 |
0 |
| T4 |
3161 |
1302 |
0 |
0 |
| T5 |
2627 |
1346 |
0 |
0 |
| T6 |
4175 |
632 |
0 |
0 |
| T7 |
1005 |
0 |
0 |
0 |
| T8 |
2050 |
0 |
0 |
0 |
| T9 |
2032 |
0 |
0 |
0 |
| T10 |
22973 |
12922 |
0 |
0 |
| T14 |
0 |
8269 |
0 |
0 |
| T23 |
0 |
4171 |
0 |
0 |
| T32 |
0 |
1133 |
0 |
0 |
| T33 |
0 |
958 |
0 |
0 |
| T41 |
0 |
261 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17816985 |
213158 |
0 |
0 |
| T1 |
2466 |
13 |
0 |
0 |
| T2 |
6865 |
0 |
0 |
0 |
| T3 |
2729 |
0 |
0 |
0 |
| T4 |
3161 |
0 |
0 |
0 |
| T5 |
2627 |
0 |
0 |
0 |
| T6 |
4175 |
0 |
0 |
0 |
| T7 |
1005 |
0 |
0 |
0 |
| T8 |
2050 |
0 |
0 |
0 |
| T9 |
2032 |
0 |
0 |
0 |
| T10 |
22973 |
805 |
0 |
0 |
| T14 |
0 |
425 |
0 |
0 |
| T16 |
0 |
303 |
0 |
0 |
| T24 |
0 |
808 |
0 |
0 |
| T27 |
0 |
738 |
0 |
0 |
| T32 |
0 |
11 |
0 |
0 |
| T35 |
0 |
130 |
0 |
0 |
| T41 |
0 |
361 |
0 |
0 |
| T43 |
0 |
229 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17816985 |
5097 |
0 |
0 |
| T1 |
2466 |
1 |
0 |
0 |
| T2 |
6865 |
0 |
0 |
0 |
| T3 |
2729 |
0 |
0 |
0 |
| T4 |
3161 |
0 |
0 |
0 |
| T5 |
2627 |
0 |
0 |
0 |
| T6 |
4175 |
0 |
0 |
0 |
| T7 |
1005 |
0 |
0 |
0 |
| T8 |
2050 |
0 |
0 |
0 |
| T9 |
2032 |
0 |
0 |
0 |
| T10 |
22973 |
27 |
0 |
0 |
| T14 |
0 |
21 |
0 |
0 |
| T16 |
0 |
13 |
0 |
0 |
| T24 |
0 |
29 |
0 |
0 |
| T27 |
0 |
20 |
0 |
0 |
| T32 |
0 |
1 |
0 |
0 |
| T35 |
0 |
3 |
0 |
0 |
| T41 |
0 |
2 |
0 |
0 |
| T43 |
0 |
2 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17816985 |
213131 |
0 |
0 |
| T1 |
2466 |
13 |
0 |
0 |
| T2 |
6865 |
0 |
0 |
0 |
| T3 |
2729 |
0 |
0 |
0 |
| T4 |
3161 |
0 |
0 |
0 |
| T5 |
2627 |
0 |
0 |
0 |
| T6 |
4175 |
0 |
0 |
0 |
| T7 |
1005 |
0 |
0 |
0 |
| T8 |
2050 |
0 |
0 |
0 |
| T9 |
2032 |
0 |
0 |
0 |
| T10 |
22973 |
805 |
0 |
0 |
| T14 |
0 |
425 |
0 |
0 |
| T16 |
0 |
303 |
0 |
0 |
| T24 |
0 |
806 |
0 |
0 |
| T27 |
0 |
738 |
0 |
0 |
| T32 |
0 |
11 |
0 |
0 |
| T35 |
0 |
130 |
0 |
0 |
| T41 |
0 |
361 |
0 |
0 |
| T43 |
0 |
229 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17816985 |
7307347 |
0 |
0 |
| T1 |
2466 |
1587 |
0 |
0 |
| T2 |
6865 |
0 |
0 |
0 |
| T3 |
2729 |
0 |
0 |
0 |
| T4 |
3161 |
1302 |
0 |
0 |
| T5 |
2627 |
1346 |
0 |
0 |
| T6 |
4175 |
632 |
0 |
0 |
| T7 |
1005 |
0 |
0 |
0 |
| T8 |
2050 |
0 |
0 |
0 |
| T9 |
2032 |
0 |
0 |
0 |
| T10 |
22973 |
12922 |
0 |
0 |
| T14 |
0 |
8269 |
0 |
0 |
| T23 |
0 |
4171 |
0 |
0 |
| T32 |
0 |
1133 |
0 |
0 |
| T33 |
0 |
958 |
0 |
0 |
| T41 |
0 |
261 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17816985 |
213158 |
0 |
0 |
| T1 |
2466 |
13 |
0 |
0 |
| T2 |
6865 |
0 |
0 |
0 |
| T3 |
2729 |
0 |
0 |
0 |
| T4 |
3161 |
0 |
0 |
0 |
| T5 |
2627 |
0 |
0 |
0 |
| T6 |
4175 |
0 |
0 |
0 |
| T7 |
1005 |
0 |
0 |
0 |
| T8 |
2050 |
0 |
0 |
0 |
| T9 |
2032 |
0 |
0 |
0 |
| T10 |
22973 |
805 |
0 |
0 |
| T14 |
0 |
425 |
0 |
0 |
| T16 |
0 |
303 |
0 |
0 |
| T24 |
0 |
808 |
0 |
0 |
| T27 |
0 |
738 |
0 |
0 |
| T32 |
0 |
11 |
0 |
0 |
| T35 |
0 |
130 |
0 |
0 |
| T41 |
0 |
361 |
0 |
0 |
| T43 |
0 |
229 |
0 |
0 |