Line Coverage for Module : 
prim_lc_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| ALWAYS | 68 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
67                            always_ff @(posedge clk_i) begin
68         1/1                  lc_en_in_sva_q <= lc_en_i;
           Tests:       T1 T2 T3 
69                            end
70                          `ASSERT(OutputDelay_A,
71                                  rst_ni |-> ##3 lc_en_o == {NumCopies{$past(lc_en_in_sva_q, 2)}} ||
72                                                 ($past(lc_en_in_sva_q, 2) != $past(lc_en_in_sva_q, 1)))
73                      `endif
74                        end else begin : gen_no_flops
75                          //VCS coverage off
76                          // pragma coverage off
77                      
78                          // This unused companion logic helps remove lint errors
79                          // for modules where clock and reset are used for assertions only
80                          // or nothing at all.
81                          // This logic will be removed for sythesis since it is unloaded.
82                          lc_ctrl_pkg::lc_tx_t unused_logic;
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84                            if (!rst_ni) begin
85                               unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87                               unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93                          assign lc_en = lc_en_i;
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        1/1              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3 
Assert Coverage for Module : 
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1670 | 
1670 | 
0 | 
0 | 
| T1 | 
2 | 
2 | 
0 | 
0 | 
| T2 | 
2 | 
2 | 
0 | 
0 | 
| T3 | 
2 | 
2 | 
0 | 
0 | 
| T4 | 
2 | 
2 | 
0 | 
0 | 
| T5 | 
2 | 
2 | 
0 | 
0 | 
| T6 | 
2 | 
2 | 
0 | 
0 | 
| T7 | 
2 | 
2 | 
0 | 
0 | 
| T8 | 
2 | 
2 | 
0 | 
0 | 
| T9 | 
2 | 
2 | 
0 | 
0 | 
| T10 | 
2 | 
2 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
32097622 | 
31345448 | 
0 | 
0 | 
| T1 | 
2500 | 
2374 | 
0 | 
0 | 
| T2 | 
5198 | 
5010 | 
0 | 
0 | 
| T3 | 
2244 | 
2046 | 
0 | 
0 | 
| T4 | 
3068 | 
2940 | 
0 | 
0 | 
| T5 | 
28274 | 
28074 | 
0 | 
0 | 
| T6 | 
33092 | 
32892 | 
0 | 
0 | 
| T7 | 
5016 | 
4744 | 
0 | 
0 | 
| T8 | 
2538 | 
1922 | 
0 | 
0 | 
| T9 | 
7054 | 
6862 | 
0 | 
0 | 
| T10 | 
19382 | 
19260 | 
0 | 
0 | 
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
32097622 | 
31314446 | 
0 | 
5010 | 
| T1 | 
2500 | 
2368 | 
0 | 
6 | 
| T2 | 
5198 | 
5004 | 
0 | 
6 | 
| T3 | 
2244 | 
2040 | 
0 | 
6 | 
| T4 | 
3068 | 
2934 | 
0 | 
6 | 
| T5 | 
28274 | 
28068 | 
0 | 
6 | 
| T6 | 
33092 | 
32886 | 
0 | 
6 | 
| T7 | 
5016 | 
4732 | 
0 | 
6 | 
| T8 | 
2538 | 
1898 | 
0 | 
6 | 
| T9 | 
7054 | 
6856 | 
0 | 
6 | 
| T10 | 
19382 | 
19254 | 
0 | 
6 | 
 
Line Coverage for Instance : tb.dut.u_prim_lc_sync_dft_en
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| ALWAYS | 68 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
67                            always_ff @(posedge clk_i) begin
68         1/1                  lc_en_in_sva_q <= lc_en_i;
           Tests:       T1 T2 T3 
69                            end
70                          `ASSERT(OutputDelay_A,
71                                  rst_ni |-> ##3 lc_en_o == {NumCopies{$past(lc_en_in_sva_q, 2)}} ||
72                                                 ($past(lc_en_in_sva_q, 2) != $past(lc_en_in_sva_q, 1)))
73                      `endif
74                        end else begin : gen_no_flops
75                          //VCS coverage off
76                          // pragma coverage off
77                      
78                          // This unused companion logic helps remove lint errors
79                          // for modules where clock and reset are used for assertions only
80                          // or nothing at all.
81                          // This logic will be removed for sythesis since it is unloaded.
82                          lc_ctrl_pkg::lc_tx_t unused_logic;
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84                            if (!rst_ni) begin
85                               unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87                               unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93                          assign lc_en = lc_en_i;
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        1/1              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3 
Assert Coverage for Instance : tb.dut.u_prim_lc_sync_dft_en
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
835 | 
835 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
16048811 | 
15672724 | 
0 | 
0 | 
| T1 | 
1250 | 
1187 | 
0 | 
0 | 
| T2 | 
2599 | 
2505 | 
0 | 
0 | 
| T3 | 
1122 | 
1023 | 
0 | 
0 | 
| T4 | 
1534 | 
1470 | 
0 | 
0 | 
| T5 | 
14137 | 
14037 | 
0 | 
0 | 
| T6 | 
16546 | 
16446 | 
0 | 
0 | 
| T7 | 
2508 | 
2372 | 
0 | 
0 | 
| T8 | 
1269 | 
961 | 
0 | 
0 | 
| T9 | 
3527 | 
3431 | 
0 | 
0 | 
| T10 | 
9691 | 
9630 | 
0 | 
0 | 
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
16048811 | 
15657223 | 
0 | 
2505 | 
| T1 | 
1250 | 
1184 | 
0 | 
3 | 
| T2 | 
2599 | 
2502 | 
0 | 
3 | 
| T3 | 
1122 | 
1020 | 
0 | 
3 | 
| T4 | 
1534 | 
1467 | 
0 | 
3 | 
| T5 | 
14137 | 
14034 | 
0 | 
3 | 
| T6 | 
16546 | 
16443 | 
0 | 
3 | 
| T7 | 
2508 | 
2366 | 
0 | 
3 | 
| T8 | 
1269 | 
949 | 
0 | 
3 | 
| T9 | 
3527 | 
3428 | 
0 | 
3 | 
| T10 | 
9691 | 
9627 | 
0 | 
3 | 
 
Line Coverage for Instance : tb.dut.u_prim_lc_sync_hw_debug_en
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| ALWAYS | 68 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
67                            always_ff @(posedge clk_i) begin
68         1/1                  lc_en_in_sva_q <= lc_en_i;
           Tests:       T1 T2 T3 
69                            end
70                          `ASSERT(OutputDelay_A,
71                                  rst_ni |-> ##3 lc_en_o == {NumCopies{$past(lc_en_in_sva_q, 2)}} ||
72                                                 ($past(lc_en_in_sva_q, 2) != $past(lc_en_in_sva_q, 1)))
73                      `endif
74                        end else begin : gen_no_flops
75                          //VCS coverage off
76                          // pragma coverage off
77                      
78                          // This unused companion logic helps remove lint errors
79                          // for modules where clock and reset are used for assertions only
80                          // or nothing at all.
81                          // This logic will be removed for sythesis since it is unloaded.
82                          lc_ctrl_pkg::lc_tx_t unused_logic;
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84                            if (!rst_ni) begin
85                               unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87                               unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93                          assign lc_en = lc_en_i;
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        1/1              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3 
Assert Coverage for Instance : tb.dut.u_prim_lc_sync_hw_debug_en
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
835 | 
835 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
16048811 | 
15672724 | 
0 | 
0 | 
| T1 | 
1250 | 
1187 | 
0 | 
0 | 
| T2 | 
2599 | 
2505 | 
0 | 
0 | 
| T3 | 
1122 | 
1023 | 
0 | 
0 | 
| T4 | 
1534 | 
1470 | 
0 | 
0 | 
| T5 | 
14137 | 
14037 | 
0 | 
0 | 
| T6 | 
16546 | 
16446 | 
0 | 
0 | 
| T7 | 
2508 | 
2372 | 
0 | 
0 | 
| T8 | 
1269 | 
961 | 
0 | 
0 | 
| T9 | 
3527 | 
3431 | 
0 | 
0 | 
| T10 | 
9691 | 
9630 | 
0 | 
0 | 
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
16048811 | 
15657223 | 
0 | 
2505 | 
| T1 | 
1250 | 
1184 | 
0 | 
3 | 
| T2 | 
2599 | 
2502 | 
0 | 
3 | 
| T3 | 
1122 | 
1020 | 
0 | 
3 | 
| T4 | 
1534 | 
1467 | 
0 | 
3 | 
| T5 | 
14137 | 
14034 | 
0 | 
3 | 
| T6 | 
16546 | 
16443 | 
0 | 
3 | 
| T7 | 
2508 | 
2366 | 
0 | 
3 | 
| T8 | 
1269 | 
949 | 
0 | 
3 | 
| T9 | 
3527 | 
3428 | 
0 | 
3 | 
| T10 | 
9691 | 
9627 | 
0 | 
3 |