Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
32
33 1/1 always_comb reset_or_disable = !rst_slow_ni || disable_sva;
Tests: T1 T2 T3
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 2 | 2 | 100.00 |
| Logical | 2 | 2 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T4,T5 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
10305812 |
12064 |
0 |
0 |
| T2 |
3328 |
9 |
0 |
0 |
| T3 |
1994 |
0 |
0 |
0 |
| T4 |
3537 |
4 |
0 |
0 |
| T5 |
1959 |
0 |
0 |
0 |
| T6 |
4530 |
4 |
0 |
0 |
| T7 |
6275 |
0 |
0 |
0 |
| T8 |
2628 |
4 |
0 |
0 |
| T9 |
6755 |
0 |
0 |
0 |
| T10 |
9059 |
0 |
0 |
0 |
| T11 |
26742 |
33 |
0 |
0 |
| T12 |
0 |
78 |
0 |
0 |
| T13 |
0 |
78 |
0 |
0 |
| T14 |
0 |
99 |
0 |
0 |
| T23 |
0 |
4 |
0 |
0 |
| T24 |
0 |
9 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
10305812 |
111189 |
0 |
0 |
| T2 |
3328 |
81 |
0 |
0 |
| T3 |
1994 |
0 |
0 |
0 |
| T4 |
3537 |
37 |
0 |
0 |
| T5 |
1959 |
0 |
0 |
0 |
| T6 |
4530 |
37 |
0 |
0 |
| T7 |
6275 |
0 |
0 |
0 |
| T8 |
2628 |
37 |
0 |
0 |
| T9 |
6755 |
0 |
0 |
0 |
| T10 |
9059 |
0 |
0 |
0 |
| T11 |
26742 |
300 |
0 |
0 |
| T12 |
0 |
754 |
0 |
0 |
| T13 |
0 |
752 |
0 |
0 |
| T14 |
0 |
910 |
0 |
0 |
| T23 |
0 |
37 |
0 |
0 |
| T24 |
0 |
81 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
10305812 |
6044025 |
0 |
0 |
| T1 |
2468 |
807 |
0 |
0 |
| T2 |
3328 |
2585 |
0 |
0 |
| T3 |
1994 |
1395 |
0 |
0 |
| T4 |
3537 |
2525 |
0 |
0 |
| T5 |
1959 |
962 |
0 |
0 |
| T6 |
4530 |
3537 |
0 |
0 |
| T7 |
6275 |
626 |
0 |
0 |
| T8 |
2628 |
1642 |
0 |
0 |
| T9 |
6755 |
624 |
0 |
0 |
| T10 |
9059 |
8409 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
10305812 |
177439 |
0 |
0 |
| T2 |
3328 |
129 |
0 |
0 |
| T3 |
1994 |
0 |
0 |
0 |
| T4 |
3537 |
58 |
0 |
0 |
| T5 |
1959 |
0 |
0 |
0 |
| T6 |
4530 |
45 |
0 |
0 |
| T7 |
6275 |
0 |
0 |
0 |
| T8 |
2628 |
48 |
0 |
0 |
| T9 |
6755 |
0 |
0 |
0 |
| T10 |
9059 |
0 |
0 |
0 |
| T11 |
26742 |
494 |
0 |
0 |
| T12 |
0 |
1197 |
0 |
0 |
| T13 |
0 |
1159 |
0 |
0 |
| T14 |
0 |
1466 |
0 |
0 |
| T23 |
0 |
74 |
0 |
0 |
| T24 |
0 |
133 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
10305812 |
12064 |
0 |
0 |
| T2 |
3328 |
9 |
0 |
0 |
| T3 |
1994 |
0 |
0 |
0 |
| T4 |
3537 |
4 |
0 |
0 |
| T5 |
1959 |
0 |
0 |
0 |
| T6 |
4530 |
4 |
0 |
0 |
| T7 |
6275 |
0 |
0 |
0 |
| T8 |
2628 |
4 |
0 |
0 |
| T9 |
6755 |
0 |
0 |
0 |
| T10 |
9059 |
0 |
0 |
0 |
| T11 |
26742 |
33 |
0 |
0 |
| T12 |
0 |
78 |
0 |
0 |
| T13 |
0 |
78 |
0 |
0 |
| T14 |
0 |
99 |
0 |
0 |
| T23 |
0 |
4 |
0 |
0 |
| T24 |
0 |
9 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
10305812 |
111189 |
0 |
0 |
| T2 |
3328 |
81 |
0 |
0 |
| T3 |
1994 |
0 |
0 |
0 |
| T4 |
3537 |
37 |
0 |
0 |
| T5 |
1959 |
0 |
0 |
0 |
| T6 |
4530 |
37 |
0 |
0 |
| T7 |
6275 |
0 |
0 |
0 |
| T8 |
2628 |
37 |
0 |
0 |
| T9 |
6755 |
0 |
0 |
0 |
| T10 |
9059 |
0 |
0 |
0 |
| T11 |
26742 |
300 |
0 |
0 |
| T12 |
0 |
754 |
0 |
0 |
| T13 |
0 |
752 |
0 |
0 |
| T14 |
0 |
910 |
0 |
0 |
| T23 |
0 |
37 |
0 |
0 |
| T24 |
0 |
81 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
10305812 |
6044025 |
0 |
0 |
| T1 |
2468 |
807 |
0 |
0 |
| T2 |
3328 |
2585 |
0 |
0 |
| T3 |
1994 |
1395 |
0 |
0 |
| T4 |
3537 |
2525 |
0 |
0 |
| T5 |
1959 |
962 |
0 |
0 |
| T6 |
4530 |
3537 |
0 |
0 |
| T7 |
6275 |
626 |
0 |
0 |
| T8 |
2628 |
1642 |
0 |
0 |
| T9 |
6755 |
624 |
0 |
0 |
| T10 |
9059 |
8409 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
10305812 |
177439 |
0 |
0 |
| T2 |
3328 |
129 |
0 |
0 |
| T3 |
1994 |
0 |
0 |
0 |
| T4 |
3537 |
58 |
0 |
0 |
| T5 |
1959 |
0 |
0 |
0 |
| T6 |
4530 |
45 |
0 |
0 |
| T7 |
6275 |
0 |
0 |
0 |
| T8 |
2628 |
48 |
0 |
0 |
| T9 |
6755 |
0 |
0 |
0 |
| T10 |
9059 |
0 |
0 |
0 |
| T11 |
26742 |
494 |
0 |
0 |
| T12 |
0 |
1197 |
0 |
0 |
| T13 |
0 |
1159 |
0 |
0 |
| T14 |
0 |
1466 |
0 |
0 |
| T23 |
0 |
74 |
0 |
0 |
| T24 |
0 |
133 |
0 |
0 |