Line Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
15906 |
15906 |
0 |
0 |
T1 |
33 |
33 |
0 |
0 |
T2 |
33 |
33 |
0 |
0 |
T3 |
33 |
33 |
0 |
0 |
T4 |
33 |
33 |
0 |
0 |
T5 |
33 |
33 |
0 |
0 |
T6 |
33 |
33 |
0 |
0 |
T7 |
33 |
33 |
0 |
0 |
T8 |
33 |
33 |
0 |
0 |
T9 |
33 |
33 |
0 |
0 |
T10 |
33 |
33 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
341444796 |
199272188 |
0 |
0 |
T1 |
81534 |
26726 |
0 |
0 |
T2 |
110534 |
85766 |
0 |
0 |
T3 |
65868 |
45955 |
0 |
0 |
T4 |
116814 |
83210 |
0 |
0 |
T5 |
64736 |
31584 |
0 |
0 |
T6 |
149633 |
116163 |
0 |
0 |
T7 |
207994 |
19529 |
0 |
0 |
T8 |
86868 |
53597 |
0 |
0 |
T9 |
223358 |
19463 |
0 |
0 |
T10 |
298965 |
277417 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
341444796 |
199272188 |
0 |
0 |
T1 |
81534 |
26726 |
0 |
0 |
T2 |
110534 |
85766 |
0 |
0 |
T3 |
65868 |
45955 |
0 |
0 |
T4 |
116814 |
83210 |
0 |
0 |
T5 |
64736 |
31584 |
0 |
0 |
T6 |
149633 |
116163 |
0 |
0 |
T7 |
207994 |
19529 |
0 |
0 |
T8 |
86868 |
53597 |
0 |
0 |
T9 |
223358 |
19463 |
0 |
0 |
T10 |
298965 |
277417 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_ctrl_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Instance : tb.dut.u_ctrl_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482 |
482 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11658812 |
7025852 |
0 |
0 |
T1 |
2558 |
1094 |
0 |
0 |
T2 |
4038 |
3398 |
0 |
0 |
T3 |
2060 |
1411 |
0 |
0 |
T4 |
3630 |
2666 |
0 |
0 |
T5 |
2048 |
1056 |
0 |
0 |
T6 |
4673 |
3715 |
0 |
0 |
T7 |
7194 |
777 |
0 |
0 |
T8 |
2772 |
1821 |
0 |
0 |
T9 |
7198 |
775 |
0 |
0 |
T10 |
9077 |
8425 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11658812 |
7025852 |
0 |
0 |
T1 |
2558 |
1094 |
0 |
0 |
T2 |
4038 |
3398 |
0 |
0 |
T3 |
2060 |
1411 |
0 |
0 |
T4 |
3630 |
2666 |
0 |
0 |
T5 |
2048 |
1056 |
0 |
0 |
T6 |
4673 |
3715 |
0 |
0 |
T7 |
7194 |
777 |
0 |
0 |
T8 |
2772 |
1821 |
0 |
0 |
T9 |
7198 |
775 |
0 |
0 |
T10 |
9077 |
8425 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Instance : tb.dut.u_daon_por.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482 |
482 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Instance : tb.dut.u_daon_por_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482 |
482 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Instance : tb.dut.u_daon_por_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482 |
482 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Instance : tb.dut.u_daon_por_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482 |
482 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Instance : tb.dut.u_daon_por_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482 |
482 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Instance : tb.dut.u_daon_lc.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482 |
482 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Instance : tb.dut.u_d0_lc.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482 |
482 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482 |
482 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482 |
482 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_aon.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_aon.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482 |
482 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482 |
482 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Instance : tb.dut.u_d0_lc_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482 |
482 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482 |
482 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482 |
482 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482 |
482 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482 |
482 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482 |
482 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482 |
482 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482 |
482 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Instance : tb.dut.u_d0_lc_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482 |
482 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_sys.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Instance : tb.dut.u_d0_sys.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482 |
482 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482 |
482 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_device.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Instance : tb.dut.u_d0_spi_device.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482 |
482 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host0.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Instance : tb.dut.u_d0_spi_host0.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482 |
482 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host1.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Instance : tb.dut.u_d0_spi_host1.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482 |
482 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Instance : tb.dut.u_d0_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482 |
482 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb_aon.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Instance : tb.dut.u_d0_usb_aon.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482 |
482 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c0.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Instance : tb.dut.u_d0_i2c0.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482 |
482 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c1.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Instance : tb.dut.u_d0_i2c1.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482 |
482 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Instance : tb.dut.u_d0_i2c2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482 |
482 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].u_por_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].u_por_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482 |
482 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[1].u_por_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T6 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T6 T8
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[1].u_por_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482 |
482 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10305812 |
6007698 |
0 |
0 |
T1 |
2468 |
801 |
0 |
0 |
T2 |
3328 |
2574 |
0 |
0 |
T3 |
1994 |
1392 |
0 |
0 |
T4 |
3537 |
2517 |
0 |
0 |
T5 |
1959 |
954 |
0 |
0 |
T6 |
4530 |
3514 |
0 |
0 |
T7 |
6275 |
586 |
0 |
0 |
T8 |
2628 |
1618 |
0 |
0 |
T9 |
6755 |
584 |
0 |
0 |
T10 |
9059 |
8406 |
0 |
0 |