Line Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
16302 |
16302 |
0 |
0 |
T1 |
33 |
33 |
0 |
0 |
T2 |
33 |
33 |
0 |
0 |
T3 |
33 |
33 |
0 |
0 |
T4 |
33 |
33 |
0 |
0 |
T5 |
33 |
33 |
0 |
0 |
T6 |
33 |
33 |
0 |
0 |
T7 |
33 |
33 |
0 |
0 |
T8 |
33 |
33 |
0 |
0 |
T9 |
33 |
33 |
0 |
0 |
T10 |
33 |
33 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
379059847 |
215415343 |
0 |
0 |
T1 |
70627 |
19872 |
0 |
0 |
T2 |
145274 |
112746 |
0 |
0 |
T3 |
79093 |
46882 |
0 |
0 |
T4 |
69133 |
43552 |
0 |
0 |
T5 |
223786 |
19496 |
0 |
0 |
T6 |
96616 |
77734 |
0 |
0 |
T7 |
119104 |
24058 |
0 |
0 |
T8 |
49400 |
29422 |
0 |
0 |
T9 |
65910 |
43472 |
0 |
0 |
T10 |
86733 |
53612 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
379059847 |
215415343 |
0 |
0 |
T1 |
70627 |
19872 |
0 |
0 |
T2 |
145274 |
112746 |
0 |
0 |
T3 |
79093 |
46882 |
0 |
0 |
T4 |
69133 |
43552 |
0 |
0 |
T5 |
223786 |
19496 |
0 |
0 |
T6 |
96616 |
77734 |
0 |
0 |
T7 |
119104 |
24058 |
0 |
0 |
T8 |
49400 |
29422 |
0 |
0 |
T9 |
65910 |
43472 |
0 |
0 |
T10 |
86733 |
53612 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_ctrl_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Instance : tb.dut.u_ctrl_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494 |
494 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12985223 |
7655887 |
0 |
0 |
T1 |
2275 |
864 |
0 |
0 |
T2 |
4538 |
3562 |
0 |
0 |
T3 |
2677 |
1666 |
0 |
0 |
T4 |
2733 |
2080 |
0 |
0 |
T5 |
7210 |
776 |
0 |
0 |
T6 |
3016 |
2374 |
0 |
0 |
T7 |
3744 |
890 |
0 |
0 |
T8 |
1560 |
910 |
0 |
0 |
T9 |
2582 |
1936 |
0 |
0 |
T10 |
2861 |
1868 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12985223 |
7655887 |
0 |
0 |
T1 |
2275 |
864 |
0 |
0 |
T2 |
4538 |
3562 |
0 |
0 |
T3 |
2677 |
1666 |
0 |
0 |
T4 |
2733 |
2080 |
0 |
0 |
T5 |
7210 |
776 |
0 |
0 |
T6 |
3016 |
2374 |
0 |
0 |
T7 |
3744 |
890 |
0 |
0 |
T8 |
1560 |
910 |
0 |
0 |
T9 |
2582 |
1936 |
0 |
0 |
T10 |
2861 |
1868 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Instance : tb.dut.u_daon_por.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494 |
494 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Instance : tb.dut.u_daon_por_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494 |
494 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Instance : tb.dut.u_daon_por_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494 |
494 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Instance : tb.dut.u_daon_por_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494 |
494 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Instance : tb.dut.u_daon_por_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494 |
494 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Instance : tb.dut.u_daon_lc.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494 |
494 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Instance : tb.dut.u_d0_lc.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494 |
494 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494 |
494 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494 |
494 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_aon.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Instance : tb.dut.u_daon_lc_aon.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494 |
494 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Instance : tb.dut.u_daon_lc_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494 |
494 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Instance : tb.dut.u_d0_lc_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494 |
494 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494 |
494 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494 |
494 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494 |
494 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494 |
494 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494 |
494 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494 |
494 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Instance : tb.dut.u_daon_lc_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494 |
494 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Instance : tb.dut.u_d0_lc_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494 |
494 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_sys.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Instance : tb.dut.u_d0_sys.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494 |
494 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494 |
494 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_device.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Instance : tb.dut.u_d0_spi_device.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494 |
494 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host0.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Instance : tb.dut.u_d0_spi_host0.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494 |
494 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host1.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Instance : tb.dut.u_d0_spi_host1.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494 |
494 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Instance : tb.dut.u_d0_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494 |
494 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb_aon.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Instance : tb.dut.u_d0_usb_aon.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494 |
494 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c0.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Instance : tb.dut.u_d0_i2c0.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494 |
494 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c1.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Instance : tb.dut.u_d0_i2c1.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494 |
494 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Instance : tb.dut.u_d0_i2c2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494 |
494 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].u_por_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].u_por_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494 |
494 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[1].u_por_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T10
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[1].u_por_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494 |
494 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11439832 |
6492483 |
0 |
0 |
T1 |
2136 |
594 |
0 |
0 |
T2 |
4398 |
3412 |
0 |
0 |
T3 |
2388 |
1413 |
0 |
0 |
T4 |
2075 |
1296 |
0 |
0 |
T5 |
6768 |
585 |
0 |
0 |
T6 |
2925 |
2355 |
0 |
0 |
T7 |
3605 |
724 |
0 |
0 |
T8 |
1495 |
891 |
0 |
0 |
T9 |
1979 |
1298 |
0 |
0 |
T10 |
2621 |
1617 |
0 |
0 |