Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
881 |
881 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27074175 |
26924788 |
0 |
0 |
| T1 |
4101 |
4042 |
0 |
0 |
| T2 |
2707 |
2651 |
0 |
0 |
| T3 |
7813 |
7735 |
0 |
0 |
| T4 |
2556 |
2486 |
0 |
0 |
| T12 |
8517 |
8421 |
0 |
0 |
| T13 |
11036 |
10869 |
0 |
0 |
| T14 |
8330 |
8235 |
0 |
0 |
| T15 |
5177 |
5096 |
0 |
0 |
| T16 |
9958 |
9870 |
0 |
0 |
| T17 |
17910 |
17852 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27074175 |
26918014 |
0 |
2643 |
| T1 |
4101 |
4039 |
0 |
3 |
| T2 |
2707 |
2648 |
0 |
3 |
| T3 |
7813 |
7732 |
0 |
3 |
| T4 |
2556 |
2483 |
0 |
3 |
| T12 |
8517 |
8418 |
0 |
3 |
| T13 |
11036 |
10863 |
0 |
3 |
| T14 |
8330 |
8232 |
0 |
3 |
| T15 |
5177 |
5093 |
0 |
3 |
| T16 |
9958 |
9867 |
0 |
3 |
| T17 |
17910 |
17849 |
0 |
3 |