Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : aon_timer
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.33 100.00 66.67 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_ip_aon_timer_0.1/rtl/aon_timer.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut 93.33 100.00 66.67 100.00 100.00 100.00



Module Instance : tb.dut

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.33 100.00 66.67 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.90 99.82 95.31 100.00 99.35 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
tb


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
aon_timer_csr_assert 100.00 100.00
gen_alert_tx[0].u_prim_alert_sender 100.00 100.00
tlul_assert_device 100.00 100.00 100.00 100.00
u_aon_intr_flop 100.00 100.00 100.00
u_core 100.00 100.00 100.00 100.00
u_intr_hw 100.00 100.00 100.00 100.00
u_intr_sync 100.00 100.00 100.00
u_lc_sync_escalate_en 100.00 100.00 100.00 100.00
u_reg 98.96 99.80 95.71 100.00 99.30 100.00
u_sync_sleep_mode 100.00 100.00 100.00


Since this is the module's only instance, the coverage report is the same as for the module.
Line Coverage for Module : aon_timer
Line No.TotalCoveredPercent
TOTAL2424100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN8311100.00
CONT_ASSIGN8411100.00
CONT_ASSIGN10711100.00
CONT_ASSIGN16311100.00
CONT_ASSIGN16711100.00
CONT_ASSIGN19911100.00
CONT_ASSIGN20111100.00
CONT_ASSIGN20211100.00
CONT_ASSIGN20311100.00
CONT_ASSIGN20411100.00
CONT_ASSIGN20711100.00
CONT_ASSIGN20811100.00
CONT_ASSIGN20911100.00
CONT_ASSIGN21011100.00
CONT_ASSIGN22811100.00
CONT_ASSIGN22911100.00
CONT_ASSIGN23211100.00
CONT_ASSIGN23911100.00
ALWAYS24233100.00
CONT_ASSIGN24911100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_aon_timer_0.1/rtl/aon_timer.sv' or '../src/lowrisc_ip_aon_timer_0.1/rtl/aon_timer.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
81 1 1
82 1 1
83 1 1
84 1 1
107 1 1
163 1 1
167 1 1
199 1 1
201 1 1
202 1 1
203 1 1
204 1 1
207 1 1
208 1 1
209 1 1
210 1 1
228 1 1
229 1 1
232 1 1
239 1 1
242 1 1
243 1 1
245 1 1
249 1 1


Cond Coverage for Module : aon_timer
TotalCoveredPercent
Conditions12866.67
Logical12866.67
Non-Logical00
Event00

 LINE       107
 SUB-EXPRESSION (reg2hw.alert_test.q & reg2hw.alert_test.qe)
                 ---------1---------   ----------2---------
-1--2-StatusTests
01Not Covered
10CoveredT13,T19,T20
11Not Covered

 LINE       163
 EXPRESSION (aon_wkup_intr_set | aon_wdog_intr_set)
             --------1--------   --------2--------
-1--2-StatusTests
00CoveredT13,T19,T20
01CoveredT13,T19,T22
10CoveredT13,T19,T20

 LINE       199
 EXPRESSION (reg2hw.intr_test.wkup_timer_expired.qe | reg2hw.intr_test.wdog_timer_bark.qe)
             -------------------1------------------   -----------------2-----------------
-1--2-StatusTests
00CoveredT13,T19,T20
01Not Covered
10Not Covered

 LINE       239
 EXPRESSION (aon_rst_req_set | aon_rst_req_q)
             -------1-------   ------2------
-1--2-StatusTests
00CoveredT13,T19,T20
01CoveredT13,T19,T22
10CoveredT13,T19,T22

Toggle Coverage for Module : aon_timer
TotalCoveredPercent
Totals 35 35 100.00
Total Bits 356 356 100.00
Total Bits 0->1 178 178 100.00
Total Bits 1->0 178 178 100.00

Ports 35 35 100.00
Port Bits 356 356 100.00
Port Bits 0->1 178 178 100.00
Port Bits 1->0 178 178 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T5,T6 Yes T1,T5,T6 INPUT
clk_aon_i Yes Yes T1,T5,T6 Yes T1,T5,T6 INPUT
rst_ni Yes Yes T1,T5,T17 Yes T1,T5,T6 INPUT
rst_aon_ni Yes Yes T1,T5,T17 Yes T1,T5,T6 INPUT
tl_i.d_ready Yes Yes T1,T5,T6 Yes T1,T5,T6 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T1,T5,T6 Yes T1,T5,T6 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T5,T6 Yes T1,T5,T6 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T5,T14,T15 Yes T5,T14,T15 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T1,T5,T6 Yes T1,T5,T6 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T5,T6 Yes T1,T5,T6 INPUT
tl_i.a_address[31:0] Yes Yes T1,T5,T6 Yes T1,T5,T6 INPUT
tl_i.a_source[7:0] Yes Yes T1,T5,T6 Yes T1,T5,T6 INPUT
tl_i.a_size[1:0] Yes Yes T5,T6,T14 Yes T5,T6,T14 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T1,T5,T6 Yes T1,T5,T6 INPUT
tl_i.a_valid Yes Yes T1,T5,T6 Yes T1,T5,T6 INPUT
tl_o.a_ready Yes Yes T1,T5,T6 Yes T1,T5,T6 OUTPUT
tl_o.d_error Yes Yes T5,T17,T3 Yes T5,T17,T3 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T1,T5,T6 Yes T1,T5,T6 OUTPUT
tl_o.d_user.rsp_intg[5:0] Yes Yes *T1,T5,*T6 Yes T1,T5,T6 OUTPUT
tl_o.d_user.rsp_intg[6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_data[31:0] Yes Yes T1,T5,T6 Yes T1,T5,T6 OUTPUT
tl_o.d_sink Unreachable Unreachable Unreachable OUTPUT
tl_o.d_source[7:0] Yes Yes T1,T5,T6 Yes T1,T5,T6 OUTPUT
tl_o.d_size[1:0] Yes Yes T5,T6,T14 Yes T5,T6,T14 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T1,*T5,*T6 Yes T1,T5,T6 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T1,T5,T6 Yes T1,T5,T6 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T5,T6 Yes T1,T5,T6 INPUT
alert_rx_i[0].ack_p Yes Yes T1,T6,T2 Yes T1,T6,T2 INPUT
alert_rx_i[0].ping_n Unreachable Unreachable Unreachable INPUT
alert_rx_i[0].ping_p Unreachable Unreachable Unreachable INPUT
alert_tx_o[0].alert_n Yes Yes T1,T5,T6 Yes T1,T5,T6 OUTPUT
alert_tx_o[0].alert_p Yes Yes T1,T6,T2 Yes T1,T6,T2 OUTPUT
lc_escalate_en_i[3:0] Yes Yes T13,T20,T21 Yes T22,T24,T25 INPUT
intr_wkup_timer_expired_o Yes Yes T1,T5,T6 Yes T1,T5,T6 OUTPUT
intr_wdog_timer_bark_o Yes Yes T1,T6,T2 Yes T1,T6,T2 OUTPUT
nmi_wdog_timer_bark_o Yes Yes T1,T6,T2 Yes T1,T6,T2 OUTPUT
wkup_req_o Yes Yes T3,T10,T11 Yes T3,T4,T7 OUTPUT
aon_timer_rst_req_o Yes Yes T10,T11,T13 Yes T2,T4,T10 OUTPUT
sleep_mode_i Yes Yes T13,T20,T22 Yes T22,T24,T25 INPUT

*Tests covering at least one bit in the range

Branch Coverage for Module : aon_timer
Line No.TotalCoveredPercent
Branches 2 2 100.00
IF 242 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_aon_timer_0.1/rtl/aon_timer.sv' or '../src/lowrisc_ip_aon_timer_0.1/rtl/aon_timer.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 242 if ((!rst_aon_ni))

Branches:
-1-StatusTests
1 Covered T13,T19,T20
0 Covered T13,T19,T20


Assert Coverage for Module : aon_timer
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 8 8 100.00 8 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 8 8 100.00 8 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
AlertsKnown_A 808934327 808268225 0 0
FpvSecCmRegWeOnehotCheck_A 808934327 80 0 0
IntrWdogKnown_A 808934327 808268225 0 0
IntrWkupKnown_A 808934327 808268225 0 0
RstReqKnown_A 3833838 3773362 0 0
TlOAReadyKnown_A 808934327 808268225 0 0
TlODValidKnown_A 808934327 808268225 0 0
WkupReqKnown_A 3833838 3773362 0 0


AlertsKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 808934327 808268225 0 0
T13 424412 423602 0 0
T19 266857 266689 0 0
T20 123101 123096 0 0
T21 9405 9326 0 0
T22 276946 276871 0 0
T23 35747 35687 0 0
T24 133600 133536 0 0
T26 47450 47399 0 0
T27 648994 648336 0 0
T28 6769 6694 0 0

FpvSecCmRegWeOnehotCheck_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 808934327 80 0 0
T29 716981 20 0 0
T30 0 10 0 0
T31 0 20 0 0
T32 0 10 0 0
T33 0 20 0 0
T34 991675 0 0 0
T35 269414 0 0 0
T36 51197 0 0 0
T37 439266 0 0 0
T38 877413 0 0 0
T39 3508 0 0 0
T40 131421 0 0 0
T41 23685 0 0 0
T42 11401 0 0 0

IntrWdogKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 808934327 808268225 0 0
T13 424412 423602 0 0
T19 266857 266689 0 0
T20 123101 123096 0 0
T21 9405 9326 0 0
T22 276946 276871 0 0
T23 35747 35687 0 0
T24 133600 133536 0 0
T26 47450 47399 0 0
T27 648994 648336 0 0
T28 6769 6694 0 0

IntrWkupKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 808934327 808268225 0 0
T13 424412 423602 0 0
T19 266857 266689 0 0
T20 123101 123096 0 0
T21 9405 9326 0 0
T22 276946 276871 0 0
T23 35747 35687 0 0
T24 133600 133536 0 0
T26 47450 47399 0 0
T27 648994 648336 0 0
T28 6769 6694 0 0

RstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3833838 3773362 0 0
T13 35366 35239 0 0
T19 106742 106590 0 0
T20 10703 10647 0 0
T21 124 27 0 0
T22 11077 10189 0 0
T23 70 16 0 0
T24 38170 37460 0 0
T26 96 14 0 0
T27 51918 51815 0 0
T28 74 23 0 0

TlOAReadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 808934327 808268225 0 0
T13 424412 423602 0 0
T19 266857 266689 0 0
T20 123101 123096 0 0
T21 9405 9326 0 0
T22 276946 276871 0 0
T23 35747 35687 0 0
T24 133600 133536 0 0
T26 47450 47399 0 0
T27 648994 648336 0 0
T28 6769 6694 0 0

TlODValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 808934327 808268225 0 0
T13 424412 423602 0 0
T19 266857 266689 0 0
T20 123101 123096 0 0
T21 9405 9326 0 0
T22 276946 276871 0 0
T23 35747 35687 0 0
T24 133600 133536 0 0
T26 47450 47399 0 0
T27 648994 648336 0 0
T28 6769 6694 0 0

WkupReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3833838 3773362 0 0
T13 35366 35239 0 0
T19 106742 106590 0 0
T20 10703 10647 0 0
T21 124 27 0 0
T22 11077 10189 0 0
T23 70 16 0 0
T24 38170 37460 0 0
T26 96 14 0 0
T27 51918 51815 0 0
T28 74 23 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%