Line Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 19 | 79.17 |
Logical | 24 | 19 | 79.17 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T98,T100,T104 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T7,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T7,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T13,T27,T28 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T7,T17 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T7,T17 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T98,T100,T104 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T7,T17 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T98,T108,T99 |
1 | 0 | Covered | T4,T7,T17 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T7,T17 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T7,T17 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T7,T17 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T7,T17 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
4551181 |
0 |
0 |
T4 |
20760 |
131 |
0 |
0 |
T5 |
816192 |
16363 |
0 |
0 |
T6 |
758752 |
0 |
0 |
0 |
T7 |
339479 |
41473 |
0 |
0 |
T11 |
1954 |
0 |
0 |
0 |
T13 |
0 |
16399 |
0 |
0 |
T14 |
0 |
16556 |
0 |
0 |
T15 |
2395 |
0 |
0 |
0 |
T16 |
2860 |
0 |
0 |
0 |
T17 |
70192 |
16501 |
0 |
0 |
T21 |
3780 |
0 |
0 |
0 |
T33 |
2155 |
0 |
0 |
0 |
T75 |
0 |
8 |
0 |
0 |
T84 |
0 |
16965 |
0 |
0 |
T85 |
0 |
166 |
0 |
0 |
T86 |
0 |
53 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
4551181 |
0 |
0 |
T4 |
20760 |
131 |
0 |
0 |
T5 |
816192 |
16363 |
0 |
0 |
T6 |
758752 |
0 |
0 |
0 |
T7 |
339479 |
41473 |
0 |
0 |
T11 |
1954 |
0 |
0 |
0 |
T13 |
0 |
16399 |
0 |
0 |
T14 |
0 |
16556 |
0 |
0 |
T15 |
2395 |
0 |
0 |
0 |
T16 |
2860 |
0 |
0 |
0 |
T17 |
70192 |
16501 |
0 |
0 |
T21 |
3780 |
0 |
0 |
0 |
T33 |
2155 |
0 |
0 |
0 |
T75 |
0 |
8 |
0 |
0 |
T84 |
0 |
16965 |
0 |
0 |
T85 |
0 |
166 |
0 |
0 |
T86 |
0 |
53 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T7,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T7,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T7,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T7,T17 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T7,T17 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T7,T17 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T7,T17 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T7,T17 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
30222466 |
0 |
0 |
T4 |
20760 |
210 |
0 |
0 |
T5 |
816192 |
581006 |
0 |
0 |
T6 |
758752 |
0 |
0 |
0 |
T7 |
339479 |
113163 |
0 |
0 |
T11 |
1954 |
0 |
0 |
0 |
T13 |
0 |
46551 |
0 |
0 |
T14 |
0 |
603556 |
0 |
0 |
T15 |
2395 |
0 |
0 |
0 |
T16 |
2860 |
0 |
0 |
0 |
T17 |
70192 |
28987 |
0 |
0 |
T21 |
3780 |
0 |
0 |
0 |
T33 |
2155 |
0 |
0 |
0 |
T75 |
0 |
30 |
0 |
0 |
T84 |
0 |
29511 |
0 |
0 |
T85 |
0 |
366 |
0 |
0 |
T86 |
0 |
239 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
30222466 |
0 |
0 |
T4 |
20760 |
210 |
0 |
0 |
T5 |
816192 |
581006 |
0 |
0 |
T6 |
758752 |
0 |
0 |
0 |
T7 |
339479 |
113163 |
0 |
0 |
T11 |
1954 |
0 |
0 |
0 |
T13 |
0 |
46551 |
0 |
0 |
T14 |
0 |
603556 |
0 |
0 |
T15 |
2395 |
0 |
0 |
0 |
T16 |
2860 |
0 |
0 |
0 |
T17 |
70192 |
28987 |
0 |
0 |
T21 |
3780 |
0 |
0 |
0 |
T33 |
2155 |
0 |
0 |
0 |
T75 |
0 |
30 |
0 |
0 |
T84 |
0 |
29511 |
0 |
0 |
T85 |
0 |
366 |
0 |
0 |
T86 |
0 |
239 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
78478851 |
0 |
0 |
T1 |
1459 |
32 |
0 |
0 |
T2 |
45397 |
13640 |
0 |
0 |
T3 |
292693 |
132872 |
0 |
0 |
T4 |
20760 |
395 |
0 |
0 |
T6 |
758752 |
276166 |
0 |
0 |
T7 |
339479 |
115685 |
0 |
0 |
T11 |
1954 |
140 |
0 |
0 |
T15 |
2395 |
38 |
0 |
0 |
T17 |
70192 |
11558 |
0 |
0 |
T25 |
1050 |
32 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
78478851 |
0 |
0 |
T1 |
1459 |
32 |
0 |
0 |
T2 |
45397 |
13640 |
0 |
0 |
T3 |
292693 |
132872 |
0 |
0 |
T4 |
20760 |
395 |
0 |
0 |
T6 |
758752 |
276166 |
0 |
0 |
T7 |
339479 |
115685 |
0 |
0 |
T11 |
1954 |
140 |
0 |
0 |
T15 |
2395 |
38 |
0 |
0 |
T17 |
70192 |
11558 |
0 |
0 |
T25 |
1050 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
67705363 |
0 |
0 |
T2 |
45397 |
14904 |
0 |
0 |
T3 |
292693 |
110052 |
0 |
0 |
T4 |
20760 |
286 |
0 |
0 |
T5 |
0 |
10546 |
0 |
0 |
T6 |
758752 |
472915 |
0 |
0 |
T7 |
339479 |
113394 |
0 |
0 |
T11 |
1954 |
13 |
0 |
0 |
T15 |
2395 |
324 |
0 |
0 |
T17 |
70192 |
9866 |
0 |
0 |
T25 |
1050 |
0 |
0 |
0 |
T33 |
2155 |
324 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
67705363 |
0 |
0 |
T2 |
45397 |
14904 |
0 |
0 |
T3 |
292693 |
110052 |
0 |
0 |
T4 |
20760 |
286 |
0 |
0 |
T5 |
0 |
10546 |
0 |
0 |
T6 |
758752 |
472915 |
0 |
0 |
T7 |
339479 |
113394 |
0 |
0 |
T11 |
1954 |
13 |
0 |
0 |
T15 |
2395 |
324 |
0 |
0 |
T17 |
70192 |
9866 |
0 |
0 |
T25 |
1050 |
0 |
0 |
0 |
T33 |
2155 |
324 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
| Total | Covered | Percent |
Conditions | 24 | 20 | 83.33 |
Logical | 24 | 20 | 83.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T109,T27 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T7,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T105,T106,T107 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T7,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T7,T109,T27 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T7,T17 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T7,T17 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T105,T106,T107 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T7,T17 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T109,T27 |
1 | 0 | Covered | T4,T7,T17 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T7,T17 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T7,T17 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T7,T17 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T7,T17 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
1993447 |
0 |
0 |
T4 |
20760 |
65 |
0 |
0 |
T5 |
816192 |
8285 |
0 |
0 |
T6 |
758752 |
0 |
0 |
0 |
T7 |
339479 |
33939 |
0 |
0 |
T11 |
1954 |
0 |
0 |
0 |
T13 |
0 |
8221 |
0 |
0 |
T14 |
0 |
8281 |
0 |
0 |
T15 |
2395 |
0 |
0 |
0 |
T16 |
2860 |
0 |
0 |
0 |
T17 |
70192 |
8570 |
0 |
0 |
T21 |
3780 |
0 |
0 |
0 |
T33 |
2155 |
0 |
0 |
0 |
T59 |
0 |
8158 |
0 |
0 |
T84 |
0 |
8269 |
0 |
0 |
T85 |
0 |
85 |
0 |
0 |
T86 |
0 |
30 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
1993447 |
0 |
0 |
T4 |
20760 |
65 |
0 |
0 |
T5 |
816192 |
8285 |
0 |
0 |
T6 |
758752 |
0 |
0 |
0 |
T7 |
339479 |
33939 |
0 |
0 |
T11 |
1954 |
0 |
0 |
0 |
T13 |
0 |
8221 |
0 |
0 |
T14 |
0 |
8281 |
0 |
0 |
T15 |
2395 |
0 |
0 |
0 |
T16 |
2860 |
0 |
0 |
0 |
T17 |
70192 |
8570 |
0 |
0 |
T21 |
3780 |
0 |
0 |
0 |
T33 |
2155 |
0 |
0 |
0 |
T59 |
0 |
8158 |
0 |
0 |
T84 |
0 |
8269 |
0 |
0 |
T85 |
0 |
85 |
0 |
0 |
T86 |
0 |
30 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T13,T85 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
51331379 |
0 |
0 |
T1 |
1459 |
128 |
0 |
0 |
T2 |
45397 |
128 |
0 |
0 |
T3 |
292693 |
128 |
0 |
0 |
T4 |
20760 |
532 |
0 |
0 |
T6 |
758752 |
558 |
0 |
0 |
T7 |
339479 |
64721 |
0 |
0 |
T11 |
1954 |
128 |
0 |
0 |
T15 |
2395 |
145 |
0 |
0 |
T17 |
70192 |
25760 |
0 |
0 |
T25 |
1050 |
128 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
51331379 |
0 |
0 |
T1 |
1459 |
128 |
0 |
0 |
T2 |
45397 |
128 |
0 |
0 |
T3 |
292693 |
128 |
0 |
0 |
T4 |
20760 |
532 |
0 |
0 |
T6 |
758752 |
558 |
0 |
0 |
T7 |
339479 |
64721 |
0 |
0 |
T11 |
1954 |
128 |
0 |
0 |
T15 |
2395 |
145 |
0 |
0 |
T17 |
70192 |
25760 |
0 |
0 |
T25 |
1050 |
128 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
13367987 |
0 |
0 |
T1 |
1459 |
64 |
0 |
0 |
T2 |
45397 |
64 |
0 |
0 |
T3 |
292693 |
64 |
0 |
0 |
T4 |
20760 |
341 |
0 |
0 |
T6 |
758752 |
216 |
0 |
0 |
T7 |
339479 |
39918 |
0 |
0 |
T11 |
1954 |
64 |
0 |
0 |
T15 |
2395 |
70 |
0 |
0 |
T17 |
70192 |
20808 |
0 |
0 |
T25 |
1050 |
64 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
13367987 |
0 |
0 |
T1 |
1459 |
64 |
0 |
0 |
T2 |
45397 |
64 |
0 |
0 |
T3 |
292693 |
64 |
0 |
0 |
T4 |
20760 |
341 |
0 |
0 |
T6 |
758752 |
216 |
0 |
0 |
T7 |
339479 |
39918 |
0 |
0 |
T11 |
1954 |
64 |
0 |
0 |
T15 |
2395 |
70 |
0 |
0 |
T17 |
70192 |
20808 |
0 |
0 |
T25 |
1050 |
64 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T6,T7 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
12286384 |
0 |
0 |
T1 |
1459 |
64 |
0 |
0 |
T2 |
45397 |
64 |
0 |
0 |
T3 |
292693 |
64 |
0 |
0 |
T4 |
20760 |
190 |
0 |
0 |
T6 |
758752 |
64 |
0 |
0 |
T7 |
339479 |
37498 |
0 |
0 |
T11 |
1954 |
64 |
0 |
0 |
T15 |
2395 |
64 |
0 |
0 |
T17 |
70192 |
11718 |
0 |
0 |
T25 |
1050 |
64 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
12286384 |
0 |
0 |
T1 |
1459 |
64 |
0 |
0 |
T2 |
45397 |
64 |
0 |
0 |
T3 |
292693 |
64 |
0 |
0 |
T4 |
20760 |
190 |
0 |
0 |
T6 |
758752 |
64 |
0 |
0 |
T7 |
339479 |
37498 |
0 |
0 |
T11 |
1954 |
64 |
0 |
0 |
T15 |
2395 |
64 |
0 |
0 |
T17 |
70192 |
11718 |
0 |
0 |
T25 |
1050 |
64 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T7,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T7,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T7,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T7,T17 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T7,T17 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T7,T17 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T7,T17 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T7,T17 |
1 | 0 | Covered | T4,T7,T17 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T7,T17 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T7,T17 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T7,T17 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T7,T17 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
2050865 |
0 |
0 |
T4 |
20760 |
75 |
0 |
0 |
T5 |
816192 |
8078 |
0 |
0 |
T6 |
758752 |
0 |
0 |
0 |
T7 |
339479 |
28021 |
0 |
0 |
T11 |
1954 |
0 |
0 |
0 |
T13 |
0 |
8194 |
0 |
0 |
T14 |
0 |
8275 |
0 |
0 |
T15 |
2395 |
0 |
0 |
0 |
T16 |
2860 |
0 |
0 |
0 |
T17 |
70192 |
7932 |
0 |
0 |
T21 |
3780 |
0 |
0 |
0 |
T33 |
2155 |
0 |
0 |
0 |
T75 |
0 |
8 |
0 |
0 |
T84 |
0 |
8699 |
0 |
0 |
T85 |
0 |
110 |
0 |
0 |
T86 |
0 |
23 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
2050865 |
0 |
0 |
T4 |
20760 |
75 |
0 |
0 |
T5 |
816192 |
8078 |
0 |
0 |
T6 |
758752 |
0 |
0 |
0 |
T7 |
339479 |
28021 |
0 |
0 |
T11 |
1954 |
0 |
0 |
0 |
T13 |
0 |
8194 |
0 |
0 |
T14 |
0 |
8275 |
0 |
0 |
T15 |
2395 |
0 |
0 |
0 |
T16 |
2860 |
0 |
0 |
0 |
T17 |
70192 |
7932 |
0 |
0 |
T21 |
3780 |
0 |
0 |
0 |
T33 |
2155 |
0 |
0 |
0 |
T75 |
0 |
8 |
0 |
0 |
T84 |
0 |
8699 |
0 |
0 |
T85 |
0 |
110 |
0 |
0 |
T86 |
0 |
23 |
0 |
0 |