Line Coverage for Instance : tb.dut.u_reg.u_intr_state_kmac_done
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_intr_state_kmac_done
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T10,T11 | 
Branch Coverage for Instance : tb.dut.u_reg.u_intr_state_kmac_done
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T2,T10,T11 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T2,T10,T11 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_intr_state_fifo_empty
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 6 | 85.71 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | ==>  MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 0 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_intr_state_fifo_empty
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 1 | 50.00 | 
| Logical | 2 | 1 | 50.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_reg.u_intr_state_fifo_empty
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 3 | 60.00 | 
| TERNARY | 64 | 2 | 1 | 50.00 | 
| IF | 56 | 3 | 2 | 66.67 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Not Covered |  | 
 
Line Coverage for Instance : tb.dut.u_reg.u_intr_state_kmac_err
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_intr_state_kmac_err
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T3,T10 | 
Branch Coverage for Instance : tb.dut.u_reg.u_intr_state_kmac_err
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T2,T3,T10 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T2,T3,T10 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_intr_enable_kmac_done
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_intr_enable_kmac_done
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_reg.u_intr_enable_kmac_done
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_intr_enable_fifo_empty
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_intr_enable_fifo_empty
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_reg.u_intr_enable_fifo_empty
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_intr_enable_kmac_err
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_intr_enable_kmac_err
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_reg.u_intr_enable_kmac_err
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kmac_en.staged_reg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kmac_en.staged_reg
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kmac_en.staged_reg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kmac_en.shadow_reg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kmac_en.shadow_reg
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kmac_en.shadow_reg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kmac_en.committed_reg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kmac_en.committed_reg
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kmac_en.committed_reg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kstrength.staged_reg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kstrength.staged_reg
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kstrength.staged_reg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kstrength.shadow_reg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kstrength.shadow_reg
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kstrength.shadow_reg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kstrength.committed_reg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kstrength.committed_reg
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kstrength.committed_reg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_mode.staged_reg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_mode.staged_reg
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_mode.staged_reg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_mode.shadow_reg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_mode.shadow_reg
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_mode.shadow_reg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_mode.committed_reg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_mode.committed_reg
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_mode.committed_reg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_endianness.staged_reg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_endianness.staged_reg
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_endianness.staged_reg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_endianness.shadow_reg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_endianness.shadow_reg
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_endianness.shadow_reg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_endianness.committed_reg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_endianness.committed_reg
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_endianness.committed_reg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_state_endianness.staged_reg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_state_endianness.staged_reg
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_state_endianness.staged_reg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_state_endianness.shadow_reg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_state_endianness.shadow_reg
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_state_endianness.shadow_reg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_state_endianness.committed_reg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_state_endianness.committed_reg
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_state_endianness.committed_reg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_sideload.staged_reg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_sideload.staged_reg
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_sideload.staged_reg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_sideload.shadow_reg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_sideload.shadow_reg
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_sideload.shadow_reg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_sideload.committed_reg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_sideload.committed_reg
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_sideload.committed_reg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_mode.staged_reg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_mode.staged_reg
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_mode.staged_reg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_mode.shadow_reg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_mode.shadow_reg
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_mode.shadow_reg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_mode.committed_reg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_mode.committed_reg
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_mode.committed_reg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_fast_process.staged_reg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_fast_process.staged_reg
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_fast_process.staged_reg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_fast_process.shadow_reg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_fast_process.shadow_reg
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_fast_process.shadow_reg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_fast_process.committed_reg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_fast_process.committed_reg
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_fast_process.committed_reg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_mask.staged_reg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_mask.staged_reg
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_mask.staged_reg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_mask.shadow_reg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_mask.shadow_reg
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_mask.shadow_reg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_mask.committed_reg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_mask.committed_reg
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_mask.committed_reg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_ready.staged_reg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_ready.staged_reg
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_ready.staged_reg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_ready.shadow_reg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_ready.shadow_reg
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_ready.shadow_reg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_ready.committed_reg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_ready.committed_reg
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_ready.committed_reg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_en_unsupported_modestrength.staged_reg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_en_unsupported_modestrength.staged_reg
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_en_unsupported_modestrength.staged_reg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_en_unsupported_modestrength.shadow_reg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_en_unsupported_modestrength.shadow_reg
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_en_unsupported_modestrength.shadow_reg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_en_unsupported_modestrength.committed_reg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_en_unsupported_modestrength.committed_reg
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_en_unsupported_modestrength.committed_reg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | Covered | T1,T2,T3 |