Line Coverage for Module : 
prim_subreg_shadow
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Module : 
prim_subreg_shadow
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T6 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T4,T9,T26 | 
| 1 | 0 | Covered | T1,T3,T6 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T3,T6 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T6 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 1 | 0 | 1 | Covered | T9,T26,T27 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | Covered | T1,T3,T6 | 
| 1 | 1 | Covered | T9,T26,T27 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T4,T9,T26 | 
Branch Coverage for Module : 
prim_subreg_shadow
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T1,T3,T6 | 
| 0 | 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Module : 
prim_subreg_shadow
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 2580 | 2580 | 0 | 0 | 
| T1 | 12 | 12 | 0 | 0 | 
| T2 | 12 | 12 | 0 | 0 | 
| T3 | 12 | 12 | 0 | 0 | 
| T4 | 12 | 12 | 0 | 0 | 
| T5 | 12 | 12 | 0 | 0 | 
| T6 | 12 | 12 | 0 | 0 | 
| T7 | 12 | 12 | 0 | 0 | 
| T8 | 12 | 12 | 0 | 0 | 
| T10 | 12 | 12 | 0 | 0 | 
| T11 | 12 | 12 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 17024964 | 16410612 | 0 | 0 | 
| T1 | 19104 | 18084 | 0 | 0 | 
| T2 | 13080 | 12288 | 0 | 0 | 
| T3 | 461760 | 441276 | 0 | 0 | 
| T4 | 84876 | 80280 | 0 | 0 | 
| T5 | 34632 | 33564 | 0 | 0 | 
| T6 | 106368 | 105528 | 0 | 0 | 
| T7 | 154728 | 153648 | 0 | 0 | 
| T8 | 17460 | 16056 | 0 | 0 | 
| T10 | 16332 | 15348 | 0 | 0 | 
| T11 | 16608 | 15804 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kmac_en
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kmac_en
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T6 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T4,T26,T27 | 
| 1 | 0 | Covered | T1,T3,T6 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T3,T6 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T6 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 1 | 0 | 1 | Covered | T9,T57,T59 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T8,T9,T26 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T8,T9,T26 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T8,T9,T26 | 
| 1 | 0 | Covered | T8,T9,T26 | 
| 1 | 1 | Covered | T9,T57,T59 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T4,T26,T27 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kmac_en
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T8,T9,T26 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T1,T3,T6 | 
| 0 | 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kmac_en
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 215 | 215 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T6 | 1 | 1 | 0 | 0 | 
| T7 | 1 | 1 | 0 | 0 | 
| T8 | 1 | 1 | 0 | 0 | 
| T10 | 1 | 1 | 0 | 0 | 
| T11 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 1367551 | 0 | 0 | 
| T1 | 1592 | 1507 | 0 | 0 | 
| T2 | 1090 | 1024 | 0 | 0 | 
| T3 | 38480 | 36773 | 0 | 0 | 
| T4 | 7073 | 6690 | 0 | 0 | 
| T5 | 2886 | 2797 | 0 | 0 | 
| T6 | 8864 | 8794 | 0 | 0 | 
| T7 | 12894 | 12804 | 0 | 0 | 
| T8 | 1455 | 1338 | 0 | 0 | 
| T10 | 1361 | 1279 | 0 | 0 | 
| T11 | 1384 | 1317 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kstrength
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kstrength
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T6 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T9,T27,T60 | 
| 1 | 0 | Covered | T1,T3,T6 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T3,T6 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T6 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 1 | 0 | 1 | Covered | T9,T26,T27 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | Covered | T1,T3,T6 | 
| 1 | 1 | Covered | T9,T26,T27 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T9,T27,T60 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kstrength
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T1,T3,T6 | 
| 0 | 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_kstrength
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 215 | 215 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T6 | 1 | 1 | 0 | 0 | 
| T7 | 1 | 1 | 0 | 0 | 
| T8 | 1 | 1 | 0 | 0 | 
| T10 | 1 | 1 | 0 | 0 | 
| T11 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 1367551 | 0 | 0 | 
| T1 | 1592 | 1507 | 0 | 0 | 
| T2 | 1090 | 1024 | 0 | 0 | 
| T3 | 38480 | 36773 | 0 | 0 | 
| T4 | 7073 | 6690 | 0 | 0 | 
| T5 | 2886 | 2797 | 0 | 0 | 
| T6 | 8864 | 8794 | 0 | 0 | 
| T7 | 12894 | 12804 | 0 | 0 | 
| T8 | 1455 | 1338 | 0 | 0 | 
| T10 | 1361 | 1279 | 0 | 0 | 
| T11 | 1384 | 1317 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_mode
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_mode
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T6 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T4,T9,T26 | 
| 1 | 0 | Covered | T1,T3,T6 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T3,T6 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T6 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 1 | 0 | 1 | Covered | T27,T60,T61 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T6,T5 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T6,T5 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T3,T6,T5 | 
| 1 | 0 | Covered | T3,T6,T5 | 
| 1 | 1 | Covered | T27,T60,T61 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T4,T9,T26 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_mode
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T3,T6,T5 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T1,T3,T6 | 
| 0 | 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_mode
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 215 | 215 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T6 | 1 | 1 | 0 | 0 | 
| T7 | 1 | 1 | 0 | 0 | 
| T8 | 1 | 1 | 0 | 0 | 
| T10 | 1 | 1 | 0 | 0 | 
| T11 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 1367551 | 0 | 0 | 
| T1 | 1592 | 1507 | 0 | 0 | 
| T2 | 1090 | 1024 | 0 | 0 | 
| T3 | 38480 | 36773 | 0 | 0 | 
| T4 | 7073 | 6690 | 0 | 0 | 
| T5 | 2886 | 2797 | 0 | 0 | 
| T6 | 8864 | 8794 | 0 | 0 | 
| T7 | 12894 | 12804 | 0 | 0 | 
| T8 | 1455 | 1338 | 0 | 0 | 
| T10 | 1361 | 1279 | 0 | 0 | 
| T11 | 1384 | 1317 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_endianness
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_endianness
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T6 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T4,T9,T27 | 
| 1 | 0 | Covered | T1,T3,T6 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T3,T6 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T6 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 1 | 0 | 1 | Covered | T9,T27,T60 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | Covered | T1,T3,T6 | 
| 1 | 1 | Covered | T9,T27,T60 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T4,T9,T27 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_endianness
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T1,T3,T6 | 
| 0 | 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_endianness
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 215 | 215 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T6 | 1 | 1 | 0 | 0 | 
| T7 | 1 | 1 | 0 | 0 | 
| T8 | 1 | 1 | 0 | 0 | 
| T10 | 1 | 1 | 0 | 0 | 
| T11 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 1367551 | 0 | 0 | 
| T1 | 1592 | 1507 | 0 | 0 | 
| T2 | 1090 | 1024 | 0 | 0 | 
| T3 | 38480 | 36773 | 0 | 0 | 
| T4 | 7073 | 6690 | 0 | 0 | 
| T5 | 2886 | 2797 | 0 | 0 | 
| T6 | 8864 | 8794 | 0 | 0 | 
| T7 | 12894 | 12804 | 0 | 0 | 
| T8 | 1455 | 1338 | 0 | 0 | 
| T10 | 1361 | 1279 | 0 | 0 | 
| T11 | 1384 | 1317 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_state_endianness
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_state_endianness
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T6 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T4,T9,T26 | 
| 1 | 0 | Covered | T1,T3,T6 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T3,T6 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T6 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 1 | 0 | 1 | Covered | T9,T27,T60 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | Covered | T1,T3,T6 | 
| 1 | 1 | Covered | T9,T27,T60 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T4,T9,T26 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_state_endianness
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T1,T3,T6 | 
| 0 | 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_state_endianness
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 215 | 215 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T6 | 1 | 1 | 0 | 0 | 
| T7 | 1 | 1 | 0 | 0 | 
| T8 | 1 | 1 | 0 | 0 | 
| T10 | 1 | 1 | 0 | 0 | 
| T11 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 1367551 | 0 | 0 | 
| T1 | 1592 | 1507 | 0 | 0 | 
| T2 | 1090 | 1024 | 0 | 0 | 
| T3 | 38480 | 36773 | 0 | 0 | 
| T4 | 7073 | 6690 | 0 | 0 | 
| T5 | 2886 | 2797 | 0 | 0 | 
| T6 | 8864 | 8794 | 0 | 0 | 
| T7 | 12894 | 12804 | 0 | 0 | 
| T8 | 1455 | 1338 | 0 | 0 | 
| T10 | 1361 | 1279 | 0 | 0 | 
| T11 | 1384 | 1317 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_sideload
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_sideload
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T6 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T26,T27,T60 | 
| 1 | 0 | Covered | T1,T3,T6 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T3,T6 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T6 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 1 | 0 | 1 | Covered | T9,T26,T27 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | Covered | T1,T3,T6 | 
| 1 | 1 | Covered | T9,T26,T27 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T26,T27,T60 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_sideload
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T1,T3,T6 | 
| 0 | 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_sideload
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 215 | 215 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T6 | 1 | 1 | 0 | 0 | 
| T7 | 1 | 1 | 0 | 0 | 
| T8 | 1 | 1 | 0 | 0 | 
| T10 | 1 | 1 | 0 | 0 | 
| T11 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 1367551 | 0 | 0 | 
| T1 | 1592 | 1507 | 0 | 0 | 
| T2 | 1090 | 1024 | 0 | 0 | 
| T3 | 38480 | 36773 | 0 | 0 | 
| T4 | 7073 | 6690 | 0 | 0 | 
| T5 | 2886 | 2797 | 0 | 0 | 
| T6 | 8864 | 8794 | 0 | 0 | 
| T7 | 12894 | 12804 | 0 | 0 | 
| T8 | 1455 | 1338 | 0 | 0 | 
| T10 | 1361 | 1279 | 0 | 0 | 
| T11 | 1384 | 1317 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_mode
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_mode
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T6 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T4,T27,T60 | 
| 1 | 0 | Covered | T1,T3,T6 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T3,T6 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T6 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 1 | 0 | 1 | Covered | T9,T26,T60 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | Covered | T1,T3,T6 | 
| 1 | 1 | Covered | T9,T26,T60 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T4,T27,T60 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_mode
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T1,T3,T6 | 
| 0 | 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_mode
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 215 | 215 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T6 | 1 | 1 | 0 | 0 | 
| T7 | 1 | 1 | 0 | 0 | 
| T8 | 1 | 1 | 0 | 0 | 
| T10 | 1 | 1 | 0 | 0 | 
| T11 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 1367551 | 0 | 0 | 
| T1 | 1592 | 1507 | 0 | 0 | 
| T2 | 1090 | 1024 | 0 | 0 | 
| T3 | 38480 | 36773 | 0 | 0 | 
| T4 | 7073 | 6690 | 0 | 0 | 
| T5 | 2886 | 2797 | 0 | 0 | 
| T6 | 8864 | 8794 | 0 | 0 | 
| T7 | 12894 | 12804 | 0 | 0 | 
| T8 | 1455 | 1338 | 0 | 0 | 
| T10 | 1361 | 1279 | 0 | 0 | 
| T11 | 1384 | 1317 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_fast_process
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_fast_process
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T6 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T4,T9,T27 | 
| 1 | 0 | Covered | T1,T3,T6 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T3,T6 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T6 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 1 | 0 | 1 | Covered | T9,T60,T59 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | Covered | T1,T3,T6 | 
| 1 | 1 | Covered | T9,T60,T59 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T4,T9,T27 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_fast_process
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T1,T3,T6 | 
| 0 | 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_fast_process
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 215 | 215 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T6 | 1 | 1 | 0 | 0 | 
| T7 | 1 | 1 | 0 | 0 | 
| T8 | 1 | 1 | 0 | 0 | 
| T10 | 1 | 1 | 0 | 0 | 
| T11 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 1367551 | 0 | 0 | 
| T1 | 1592 | 1507 | 0 | 0 | 
| T2 | 1090 | 1024 | 0 | 0 | 
| T3 | 38480 | 36773 | 0 | 0 | 
| T4 | 7073 | 6690 | 0 | 0 | 
| T5 | 2886 | 2797 | 0 | 0 | 
| T6 | 8864 | 8794 | 0 | 0 | 
| T7 | 12894 | 12804 | 0 | 0 | 
| T8 | 1455 | 1338 | 0 | 0 | 
| T10 | 1361 | 1279 | 0 | 0 | 
| T11 | 1384 | 1317 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_mask
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_mask
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T6 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T26,T27,T60 | 
| 1 | 0 | Covered | T1,T3,T6 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T3,T6 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T6 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 1 | 0 | 1 | Covered | T9,T26,T61 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T6,T9 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T6,T9 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T3,T6,T9 | 
| 1 | 0 | Covered | T3,T6,T9 | 
| 1 | 1 | Covered | T9,T26,T61 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T26,T27,T60 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_mask
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T3,T6,T9 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T1,T3,T6 | 
| 0 | 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_msg_mask
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 215 | 215 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T6 | 1 | 1 | 0 | 0 | 
| T7 | 1 | 1 | 0 | 0 | 
| T8 | 1 | 1 | 0 | 0 | 
| T10 | 1 | 1 | 0 | 0 | 
| T11 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 1367551 | 0 | 0 | 
| T1 | 1592 | 1507 | 0 | 0 | 
| T2 | 1090 | 1024 | 0 | 0 | 
| T3 | 38480 | 36773 | 0 | 0 | 
| T4 | 7073 | 6690 | 0 | 0 | 
| T5 | 2886 | 2797 | 0 | 0 | 
| T6 | 8864 | 8794 | 0 | 0 | 
| T7 | 12894 | 12804 | 0 | 0 | 
| T8 | 1455 | 1338 | 0 | 0 | 
| T10 | 1361 | 1279 | 0 | 0 | 
| T11 | 1384 | 1317 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_ready
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_ready
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T6 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T4,T26,T27 | 
| 1 | 0 | Covered | T1,T3,T6 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T3,T6 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T6 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 1 | 0 | 1 | Covered | T9,T61,T62 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T9,T26,T27 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T9,T26,T27 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T9,T26,T27 | 
| 1 | 0 | Covered | T9,T26,T27 | 
| 1 | 1 | Covered | T9,T61,T62 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T4,T26,T27 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_ready
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T9,T26,T27 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T1,T3,T6 | 
| 0 | 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_entropy_ready
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 215 | 215 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T6 | 1 | 1 | 0 | 0 | 
| T7 | 1 | 1 | 0 | 0 | 
| T8 | 1 | 1 | 0 | 0 | 
| T10 | 1 | 1 | 0 | 0 | 
| T11 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 1367551 | 0 | 0 | 
| T1 | 1592 | 1507 | 0 | 0 | 
| T2 | 1090 | 1024 | 0 | 0 | 
| T3 | 38480 | 36773 | 0 | 0 | 
| T4 | 7073 | 6690 | 0 | 0 | 
| T5 | 2886 | 2797 | 0 | 0 | 
| T6 | 8864 | 8794 | 0 | 0 | 
| T7 | 12894 | 12804 | 0 | 0 | 
| T8 | 1455 | 1338 | 0 | 0 | 
| T10 | 1361 | 1279 | 0 | 0 | 
| T11 | 1384 | 1317 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_en_unsupported_modestrength
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_en_unsupported_modestrength
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T6 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T9,T26,T27 | 
| 1 | 0 | Covered | T1,T3,T6 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T3,T6 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T6 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 1 | 0 | 1 | Covered | T26,T27,T60 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T9,T26,T27 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T9,T26,T27 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T9,T26,T27 | 
| 1 | 0 | Covered | T9,T26,T27 | 
| 1 | 1 | Covered | T26,T27,T60 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T9,T26,T27 | 
Branch Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_en_unsupported_modestrength
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T9,T26,T27 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T1,T3,T6 | 
| 0 | 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_cfg_shadowed_en_unsupported_modestrength
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 215 | 215 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T6 | 1 | 1 | 0 | 0 | 
| T7 | 1 | 1 | 0 | 0 | 
| T8 | 1 | 1 | 0 | 0 | 
| T10 | 1 | 1 | 0 | 0 | 
| T11 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 1367551 | 0 | 0 | 
| T1 | 1592 | 1507 | 0 | 0 | 
| T2 | 1090 | 1024 | 0 | 0 | 
| T3 | 38480 | 36773 | 0 | 0 | 
| T4 | 7073 | 6690 | 0 | 0 | 
| T5 | 2886 | 2797 | 0 | 0 | 
| T6 | 8864 | 8794 | 0 | 0 | 
| T7 | 12894 | 12804 | 0 | 0 | 
| T8 | 1455 | 1338 | 0 | 0 | 
| T10 | 1361 | 1279 | 0 | 0 | 
| T11 | 1384 | 1317 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_entropy_refresh_threshold_shadowed
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 100 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 114 | 0 | 0 |  | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 0 | 0 |  | 
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 161 | 0 | 0 |  | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 94 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 102 | 1 | 1 | 
| 103 | 1 | 1 | 
| 104 | 1 | 1 | 
| 105 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 113 | 1 | 1 | 
| 114 |  | unreachable | 
| 138 | 1 | 1 | 
| 139 |  | unreachable | 
| 160 | 1 | 1 | 
| 161 |  | unreachable | 
| 180 | 1 | 1 | 
| 183 | 1 | 1 | 
| 184 | 1 | 1 | 
| 187 | 1 | 1 | 
| 188 | 1 | 1 | 
| 189 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_entropy_refresh_threshold_shadowed
|  | Total | Covered | Percent | 
|---|
| Conditions | 26 | 23 | 88.46 | 
| Logical | 26 | 23 | 88.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       102
 EXPRESSION (wr_en && ((!err_storage)))
             --1--    --------2-------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T6 | 
 LINE       104
 EXPRESSION (phase_clear || err_storage)
             -----1-----    -----2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T26,T27,T63 | 
| 1 | 0 | Covered | T1,T3,T6 | 
 LINE       113
 EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T3,T6 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T6 | 
 LINE       114
 EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
             -1   ------2-----   --------3-------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 1 | 0 | 1 | Covered | T9,T26,T27 | 
| 1 | 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
 LINE       139
 EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
             -1   ---2---   -------3-------   --------4-------
| -1- | -2- | -3- | -4- | Status | Tests | 
|---|
| 0 | 1 | 1 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | 1 | 1 | Unreachable |  | 
| 1 | 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | 1 | Unreachable |  | 
 LINE       183
 EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
             ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
 LINE       183
 SUB-EXPRESSION ((~staged_q) != wr_data)
                ------------1-----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T6 | 
 LINE       183
 SUB-EXPRESSION (phase_q & wr_en)
                 ---1---   --2--
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T3,T6 | 
| 1 | 0 | Covered | T1,T3,T6 | 
| 1 | 1 | Covered | T9,T26,T27 | 
 LINE       184
 EXPRESSION ((~shadow_q) != committed_q)
            --------------1-------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T26,T27,T63 | 
Branch Coverage for Instance : tb.dut.u_reg.u_entropy_refresh_threshold_shadowed
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 6 | 6 | 100.00 | 
| TERNARY | 183 | 2 | 2 | 100.00 | 
| IF | 100 | 4 | 4 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	183	(((~staged_q) != wr_data)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T6 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	100	if ((!rst_ni))
-2-:	102	if ((wr_en && (!err_storage)))
-3-:	104	if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | - | - | Covered | T1,T2,T3 | 
| 0 | 1 | - | Covered | T1,T3,T6 | 
| 0 | 0 | 1 | Covered | T1,T3,T6 | 
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_reg.u_entropy_refresh_threshold_shadowed
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 215 | 215 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T6 | 1 | 1 | 0 | 0 | 
| T7 | 1 | 1 | 0 | 0 | 
| T8 | 1 | 1 | 0 | 0 | 
| T10 | 1 | 1 | 0 | 0 | 
| T11 | 1 | 1 | 0 | 0 | 
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 1367551 | 0 | 0 | 
| T1 | 1592 | 1507 | 0 | 0 | 
| T2 | 1090 | 1024 | 0 | 0 | 
| T3 | 38480 | 36773 | 0 | 0 | 
| T4 | 7073 | 6690 | 0 | 0 | 
| T5 | 2886 | 2797 | 0 | 0 | 
| T6 | 8864 | 8794 | 0 | 0 | 
| T7 | 12894 | 12804 | 0 | 0 | 
| T8 | 1455 | 1338 | 0 | 0 | 
| T10 | 1361 | 1279 | 0 | 0 | 
| T11 | 1384 | 1317 | 0 | 0 |