0c759b93ab
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | smoke | pwm_smoke | 18.000s | 515.002us | 50 | 50 | 100.00 |
V1 | csr_hw_reset | pwm_csr_hw_reset | 8.000s | 18.766us | 5 | 5 | 100.00 |
V1 | csr_rw | pwm_csr_rw | 8.000s | 71.991us | 20 | 20 | 100.00 |
V1 | csr_bit_bash | pwm_csr_bit_bash | 17.000s | 2.561ms | 5 | 5 | 100.00 |
V1 | csr_aliasing | pwm_csr_aliasing | 6.000s | 36.528us | 5 | 5 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | pwm_csr_mem_rw_with_rand_reset | 7.000s | 17.275us | 20 | 20 | 100.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | pwm_csr_rw | 8.000s | 71.991us | 20 | 20 | 100.00 |
pwm_csr_aliasing | 6.000s | 36.528us | 5 | 5 | 100.00 | ||
V1 | TOTAL | 105 | 105 | 100.00 | |||
V2 | dutycycle | pwm_rand_output | 1.433m | 10.503ms | 50 | 50 | 100.00 |
V2 | pulse | pwm_rand_output | 1.433m | 10.503ms | 50 | 50 | 100.00 |
V2 | blink | pwm_rand_output | 1.433m | 10.503ms | 50 | 50 | 100.00 |
V2 | heartbeat | pwm_rand_output | 1.433m | 10.503ms | 50 | 50 | 100.00 |
V2 | resolution | pwm_rand_output | 1.433m | 10.503ms | 50 | 50 | 100.00 |
V2 | multi_channel | pwm_rand_output | 1.433m | 10.503ms | 50 | 50 | 100.00 |
V2 | polarity | pwm_rand_output | 1.433m | 10.503ms | 50 | 50 | 100.00 |
V2 | phase | pwm_rand_output | 1.433m | 10.503ms | 50 | 50 | 100.00 |
V2 | lowpower | pwm_rand_output | 1.433m | 10.503ms | 50 | 50 | 100.00 |
V2 | perf | pwm_perf | 1.050m | 47.728ms | 49 | 50 | 98.00 |
V2 | stress_all | pwm_stress_all | 7.833m | 174.081ms | 46 | 50 | 92.00 |
V2 | alert_test | pwm_alert_test | 17.000s | 19.010us | 50 | 50 | 100.00 |
V2 | intr_test | pwm_intr_test | 7.000s | 28.263us | 50 | 50 | 100.00 |
V2 | tl_d_oob_addr_access | pwm_tl_errors | 9.000s | 36.129us | 20 | 20 | 100.00 |
V2 | tl_d_illegal_access | pwm_tl_errors | 9.000s | 36.129us | 20 | 20 | 100.00 |
V2 | tl_d_outstanding_access | pwm_csr_hw_reset | 8.000s | 18.766us | 5 | 5 | 100.00 |
pwm_csr_rw | 8.000s | 71.991us | 20 | 20 | 100.00 | ||
pwm_csr_aliasing | 6.000s | 36.528us | 5 | 5 | 100.00 | ||
pwm_same_csr_outstanding | 5.000s | 80.463us | 20 | 20 | 100.00 | ||
V2 | tl_d_partial_access | pwm_csr_hw_reset | 8.000s | 18.766us | 5 | 5 | 100.00 |
pwm_csr_rw | 8.000s | 71.991us | 20 | 20 | 100.00 | ||
pwm_csr_aliasing | 6.000s | 36.528us | 5 | 5 | 100.00 | ||
pwm_same_csr_outstanding | 5.000s | 80.463us | 20 | 20 | 100.00 | ||
V2 | TOTAL | 285 | 290 | 98.28 | |||
V2S | tl_intg_err | pwm_tl_intg_err | 11.000s | 422.888us | 20 | 20 | 100.00 |
pwm_sec_cm | 13.000s | 185.663us | 5 | 5 | 100.00 | ||
V2S | sec_cm_bus_integrity | pwm_tl_intg_err | 11.000s | 422.888us | 20 | 20 | 100.00 |
V2S | TOTAL | 25 | 25 | 100.00 | |||
V3 | TOTAL | 0 | 0 | -- | |||
TOTAL | 415 | 420 | 98.81 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
V1 | 6 | 6 | 6 | 100.00 |
V2 | 7 | 7 | 5 | 71.43 |
V2S | 2 | 2 | 2 | 100.00 |
Score | Block | Branch | Statement | Expression | Toggle | Fsm | Assertion | CoverGroup |
---|---|---|---|---|---|---|---|---|
98.45 | 99.48 | 99.08 | 99.88 | 94.79 | 94.92 | -- | 100.00 | 99.34 |
UVM_ERROR (pwm_scoreboard.sv:251) scoreboard [scoreboard]
has 4 failures:
7.pwm_stress_all.103704163561405432888044153595499074981779774957600990725154516483362238905349
Line 5152631, in log /container/opentitan-public/scratch/os_regression/pwm-sim-xcelium/7.pwm_stress_all/latest/run.log
UVM_ERROR @ 34608103692 ps: (pwm_scoreboard.sv:251) uvm_test_top.env.scoreboard [uvm_test_top.env.scoreboard]
PWM :: Channel = [5] did not MATCH
UVM_INFO @ 34608103692 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
8.pwm_stress_all.78846245239406415602898265409858475543630309241993864173040658942135702867909
Line 755, in log /container/opentitan-public/scratch/os_regression/pwm-sim-xcelium/8.pwm_stress_all/latest/run.log
UVM_ERROR @ 32814546144 ps: (pwm_scoreboard.sv:251) uvm_test_top.env.scoreboard [uvm_test_top.env.scoreboard]
PWM :: Channel = [2] did not MATCH
UVM_INFO @ 32814546144 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
... and 2 more failures.
UVM_FATAL (uvm_phase.svh:1521) [PH_TIMEOUT] Explicit timeout of * ps hit, indicating a probable testbench issue
has 1 failures:
43.pwm_perf.36866697941037135030619525189672435713021476162433786994771458167697469190359
Line 399, in log /container/opentitan-public/scratch/os_regression/pwm-sim-xcelium/43.pwm_perf/latest/run.log
UVM_FATAL @ 200000000000 ps: (uvm_phase.svh:1521) [PH_TIMEOUT] Explicit timeout of 200000000000 ps hit, indicating a probable testbench issue
UVM_INFO @ 200000000000 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---