Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : prim_alert_sender
SCORELINECONDTOGGLEFSMBRANCHASSERT
83.33 83.33

Source File(s) :
/workspaces/repo/scratch/os_regression_2024_10_14/rv_dm-sim-vcs/default/sim-vcs/../src/lowrisc_prim_alert_0/rtl/prim_alert_sender.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.gen_alert_tx[0].u_prim_alert_sender 83.33 83.33



Module Instance : tb.dut.gen_alert_tx[0].u_prim_alert_sender

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
83.33 83.33


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
83.33 83.33


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
99.04 100.00 97.62 97.60 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : prim_alert_sender
TotalCoveredPercent
Totals 12 10 83.33
Total Bits 24 20 83.33
Total Bits 0->1 12 10 83.33
Total Bits 1->0 12 10 83.33

Ports 12 10 83.33
Port Bits 24 20 83.33
Port Bits 0->1 12 10 83.33
Port Bits 1->0 12 10 83.33

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T49,T51,T52 Yes T1,T2,T3 INPUT
alert_test_i Yes Yes T48,T53,T54 Yes T48,T53,T54 INPUT
alert_req_i Yes Yes T49,T51,T52 Yes T49,T51,T52 INPUT
alert_ack_o Yes Yes T49,T51,T52 Yes T49,T51,T52 OUTPUT
alert_state_o Yes Yes T49,T51,T52 Yes T49,T51,T52 OUTPUT
alert_rx_i.ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i.ack_p Yes Yes T48,T49,T51 Yes T48,T49,T51 INPUT
alert_rx_i.ping_n No No No INPUT
alert_rx_i.ping_p No No No INPUT
alert_tx_o.alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o.alert_p Yes Yes T48,T49,T51 Yes T48,T49,T51 OUTPUT

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%