Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : prim_fifo_async_simple
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.83 100.00 87.50 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_async_simple.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.dap.i_dmi_cdc.i_cdc_req 95.83 100.00 87.50 100.00
tb.dut.dap.i_dmi_cdc.i_cdc_resp 97.78 100.00 93.33 100.00



Module Instance : tb.dut.dap.i_dmi_cdc.i_cdc_req

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.83 100.00 87.50 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
82.95 100.00 81.82 100.00 50.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 i_dmi_cdc


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 79.17 100.00 66.67 100.00 50.00



Module Instance : tb.dut.dap.i_dmi_cdc.i_cdc_resp

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.78 100.00 93.33 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
83.04 100.00 85.71 96.43 50.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 i_dmi_cdc


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 77.98 100.00 66.67 95.24 50.00

Line Coverage for Module : prim_fifo_async_simple
Line No.TotalCoveredPercent
TOTAL1414100.00
CONT_ASSIGN3911100.00
CONT_ASSIGN4011100.00
CONT_ASSIGN4111100.00
CONT_ASSIGN4311100.00
CONT_ASSIGN4711100.00
CONT_ASSIGN4811100.00
ALWAYS5155100.00
ALWAYS8522100.00
CONT_ASSIGN8911100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_async_simple.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_async_simple.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
39 1 1
40 1 1
41 1 1
43 1 1
47 1 1
48 1 1
51 1 1
52 1 1
53 1 1
55 1 1
56 1 1
85 1 1
86 1 1
MISSING_ELSE
89 1 1


Cond Coverage for Module : prim_fifo_async_simple
TotalCoveredPercent
Conditions161487.50
Logical161487.50
Non-Logical00
Event00

 LINE       39
 EXPRESSION (((!pending_q)) && not_in_reset_q)
             -------1------    -------2------
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       40
 EXPRESSION (wvalid_i && wready_o)
             ----1---    ----2---
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T3

 LINE       41
 EXPRESSION (pending_q || wvalid_i)
             ----1----    ----2---
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10CoveredT1,T2,T3

 LINE       43
 EXPRESSION (src_ack ? 1'b0 : (wr_en ? 1'b1 : pending_q))
             ---1---
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

 LINE       43
 SUB-EXPRESSION (wr_en ? 1'b1 : pending_q)
                 --1--
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

 LINE       48
 EXPRESSION (dst_req && rready_i)
             ---1---    ----2---
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T3

Branch Coverage for Module : prim_fifo_async_simple
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 43 3 3 100.00
IF 51 2 2 100.00
IF 85 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_async_simple.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_async_simple.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 43 (src_ack) ? -2-: 43 (wr_en) ?

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 51 if ((!rst_wr_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 85 if (wr_en)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.dap.i_dmi_cdc.i_cdc_req
Line No.TotalCoveredPercent
TOTAL1414100.00
CONT_ASSIGN3911100.00
CONT_ASSIGN4011100.00
CONT_ASSIGN4111100.00
CONT_ASSIGN4311100.00
CONT_ASSIGN4711100.00
CONT_ASSIGN4811100.00
ALWAYS5155100.00
ALWAYS8522100.00
CONT_ASSIGN8911100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_async_simple.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_async_simple.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
39 1 1
40 1 1
41 1 1
43 1 1
47 1 1
48 1 1
51 1 1
52 1 1
53 1 1
55 1 1
56 1 1
85 1 1
86 1 1
MISSING_ELSE
89 1 1


Cond Coverage for Instance : tb.dut.dap.i_dmi_cdc.i_cdc_req
TotalCoveredPercent
Conditions161487.50
Logical161487.50
Non-Logical00
Event00

 LINE       39
 EXPRESSION (((!pending_q)) && not_in_reset_q)
             -------1------    -------2------
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       40
 EXPRESSION (wvalid_i && wready_o)
             ----1---    ----2---
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T3

 LINE       41
 EXPRESSION (pending_q || wvalid_i)
             ----1----    ----2---
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10CoveredT1,T2,T3

 LINE       43
 EXPRESSION (src_ack ? 1'b0 : (wr_en ? 1'b1 : pending_q))
             ---1---
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

 LINE       43
 SUB-EXPRESSION (wr_en ? 1'b1 : pending_q)
                 --1--
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

 LINE       48
 EXPRESSION (dst_req && rready_i)
             ---1---    ----2---
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.dap.i_dmi_cdc.i_cdc_req
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 43 3 3 100.00
IF 51 2 2 100.00
IF 85 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_async_simple.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_async_simple.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 43 (src_ack) ? -2-: 43 (wr_en) ?

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 51 if ((!rst_wr_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 85 if (wr_en)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.dap.i_dmi_cdc.i_cdc_resp
Line No.TotalCoveredPercent
TOTAL1414100.00
CONT_ASSIGN3911100.00
CONT_ASSIGN4011100.00
CONT_ASSIGN4111100.00
CONT_ASSIGN4311100.00
CONT_ASSIGN4711100.00
CONT_ASSIGN4811100.00
ALWAYS5155100.00
ALWAYS8522100.00
CONT_ASSIGN8911100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_async_simple.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_async_simple.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
39 1 1
40 1 1
41 1 1
43 1 1
47 1 1
48 1 1
51 1 1
52 1 1
53 1 1
55 1 1
56 1 1
85 1 1
86 1 1
MISSING_ELSE
89 1 1


Cond Coverage for Instance : tb.dut.dap.i_dmi_cdc.i_cdc_resp
TotalCoveredPercent
Conditions151493.33
Logical151493.33
Non-Logical00
Event00

 LINE       39
 EXPRESSION (((!pending_q)) && not_in_reset_q)
             -------1------    -------2------
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       40
 EXPRESSION (wvalid_i && wready_o)
             ----1---    ----2---
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T3

 LINE       41
 EXPRESSION (pending_q || wvalid_i)
             ----1----    ----2---
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10CoveredT1,T2,T3

 LINE       43
 EXPRESSION (src_ack ? 1'b0 : (wr_en ? 1'b1 : pending_q))
             ---1---
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

 LINE       43
 SUB-EXPRESSION (wr_en ? 1'b1 : pending_q)
                 --1--
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

 LINE       48
 EXPRESSION (dst_req && rready_i)
             ---1---    ----2---
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.dap.i_dmi_cdc.i_cdc_resp
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 43 3 3 100.00
IF 51 2 2 100.00
IF 85 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_async_simple.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_async_simple.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 43 (src_ack) ? -2-: 43 (wr_en) ?

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 51 if ((!rst_wr_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 85 if (wr_en)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%