Line Coverage for Module :
spid_dpram
| Line No. | Total | Covered | Percent |
| TOTAL | | 20 | 20 | 100.00 |
| CONT_ASSIGN | 63 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 69 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 70 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 90 | 1 | 1 | 100.00 |
| ALWAYS | 101 | 7 | 7 | 100.00 |
| ALWAYS | 116 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 163 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 171 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_spi_device_0.1/rtl/spid_dpram.sv' or '../src/lowrisc_ip_spi_device_0.1/rtl/spid_dpram.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 63 |
1 |
1 |
| 64 |
1 |
1 |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 101 |
1 |
1 |
| 103 |
1 |
1 |
| 104 |
1 |
1 |
| 106 |
1 |
1 |
| 108 |
1 |
1 |
| 109 |
1 |
1 |
| 111 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 119 |
1 |
1 |
| 163 |
1 |
1 |
| 171 |
1 |
1 |
Cond Coverage for Module :
spid_dpram
| Total | Covered | Percent |
| Conditions | 16 | 12 | 75.00 |
| Logical | 16 | 12 | 75.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 63
EXPRESSION ((sys_addr_i < Sys2SpiEnd) & sys_req_i & sys_write_i)
------------1------------ ----2---- -----3-----
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T7,T8,T9 |
LINE 69
EXPRESSION (spi_req_i & ((!spi_write_i)))
----1---- --------2-------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T7,T8,T9 |
LINE 81
EXPRESSION (spi_req_i & spi_write_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T7,T8,T9 |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 89
EXPRESSION (sys_req_i & ((!sys_write_i)))
----1---- --------2-------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T7,T8,T9 |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 106
EXPRESSION (spi2sys_wr_req && ((!initialized_words_q[7'(spi2sys_wr_addr)])))
-------1------ ----------------------2----------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T4,T5,T23 |
| 1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Module :
spid_dpram
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
106 |
2 |
2 |
100.00 |
| IF |
116 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_spi_device_0.1/rtl/spid_dpram.sv' or '../src/lowrisc_ip_spi_device_0.1/rtl/spid_dpram.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 106 if ((spi2sys_wr_req && (!initialized_words_q[7'(spi2sys_wr_addr)])))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 116 if ((!rst_spi_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T7,T8,T9 |