Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
786 |
786 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
729017898 |
728917481 |
0 |
0 |
T1 |
49813 |
49731 |
0 |
0 |
T2 |
627958 |
627881 |
0 |
0 |
T3 |
44517 |
44461 |
0 |
0 |
T4 |
190938 |
190931 |
0 |
0 |
T5 |
154371 |
154309 |
0 |
0 |
T9 |
70491 |
70407 |
0 |
0 |
T10 |
481813 |
481752 |
0 |
0 |
T11 |
67633 |
67580 |
0 |
0 |
T12 |
249357 |
249351 |
0 |
0 |
T13 |
324714 |
324707 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
729017898 |
728908450 |
0 |
2358 |
T1 |
49813 |
49728 |
0 |
3 |
T2 |
627958 |
627878 |
0 |
3 |
T3 |
44517 |
44458 |
0 |
3 |
T4 |
190938 |
190931 |
0 |
3 |
T5 |
154371 |
154306 |
0 |
3 |
T9 |
70491 |
70404 |
0 |
3 |
T10 |
481813 |
481749 |
0 |
3 |
T11 |
67633 |
67577 |
0 |
3 |
T12 |
249357 |
249351 |
0 |
3 |
T13 |
324714 |
324706 |
0 |
3 |