Line Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
| ALWAYS | 60 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
| ALWAYS | 104 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 54 |
1 |
1 |
| 60 |
1 |
1 |
| 61 |
1 |
1 |
| 62 |
1 |
1 |
| 63 |
1 |
1 |
| 64 |
1 |
1 |
| 65 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 74 |
1 |
1 |
| 98 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
| 106 |
1 |
1 |
| 107 |
1 |
1 |
| 112 |
1 |
1 |
| 113 |
1 |
1 |
| 114 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 139 |
1 |
1 |
| 144 |
1 |
1 |
| 145 |
1 |
1 |
| 187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc
| Total | Covered | Percent |
| Conditions | 14 | 12 | 85.71 |
| Logical | 14 | 12 | 85.71 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T6,T7,T8 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T6,T7,T8 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T6,T7,T8 |
| 0 | 1 | Covered | T17,T23,T51 |
| 1 | 0 | Covered | T1,T2,T3 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T6,T7,T8 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T17,T23,T51 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
60 |
4 |
4 |
100.00 |
| IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T6,T7,T8 |
| 0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T6,T7,T8 |
| 0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086127076 |
624003 |
0 |
0 |
| T1 |
386397 |
1146 |
0 |
0 |
| T2 |
103907 |
1609 |
0 |
0 |
| T3 |
107221 |
7521 |
0 |
0 |
| T4 |
0 |
17260 |
0 |
0 |
| T5 |
0 |
1054 |
0 |
0 |
| T9 |
0 |
21880 |
0 |
0 |
| T10 |
0 |
640 |
0 |
0 |
| T11 |
0 |
2191 |
0 |
0 |
| T12 |
0 |
571 |
0 |
0 |
| T25 |
194953 |
0 |
0 |
0 |
| T26 |
179042 |
0 |
0 |
0 |
| T27 |
51050 |
0 |
0 |
0 |
| T28 |
48992 |
0 |
0 |
0 |
| T29 |
203742 |
0 |
0 |
0 |
| T30 |
199165 |
0 |
0 |
0 |
| T31 |
199018 |
0 |
0 |
0 |
| T68 |
0 |
16 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5983194 |
5151849 |
0 |
0 |
| T1 |
805 |
5 |
0 |
0 |
| T6 |
402 |
2 |
0 |
0 |
| T7 |
403 |
3 |
0 |
0 |
| T8 |
404 |
4 |
0 |
0 |
| T25 |
402 |
2 |
0 |
0 |
| T26 |
402 |
2 |
0 |
0 |
| T27 |
408 |
8 |
0 |
0 |
| T28 |
408 |
8 |
0 |
0 |
| T29 |
416 |
16 |
0 |
0 |
| T30 |
402 |
2 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086127076 |
679 |
0 |
0 |
| T1 |
386397 |
1 |
0 |
0 |
| T2 |
103907 |
2 |
0 |
0 |
| T3 |
107221 |
19 |
0 |
0 |
| T4 |
0 |
8 |
0 |
0 |
| T5 |
0 |
2 |
0 |
0 |
| T9 |
0 |
19 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T13 |
0 |
9 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T25 |
194953 |
0 |
0 |
0 |
| T26 |
179042 |
0 |
0 |
0 |
| T27 |
51050 |
0 |
0 |
0 |
| T28 |
48992 |
0 |
0 |
0 |
| T29 |
203742 |
0 |
0 |
0 |
| T30 |
199165 |
0 |
0 |
0 |
| T31 |
199018 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086127076 |
1084489978 |
0 |
0 |
| T1 |
386397 |
386290 |
0 |
0 |
| T6 |
193214 |
193126 |
0 |
0 |
| T7 |
187189 |
187113 |
0 |
0 |
| T8 |
202099 |
202031 |
0 |
0 |
| T25 |
194953 |
194856 |
0 |
0 |
| T26 |
179042 |
178955 |
0 |
0 |
| T27 |
51050 |
50968 |
0 |
0 |
| T28 |
48992 |
48896 |
0 |
0 |
| T29 |
203742 |
203676 |
0 |
0 |
| T30 |
199165 |
199100 |
0 |
0 |