dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sysrst_ctrl_combo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sysrst_ctrl_combo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
Line No.TotalCoveredPercent
TOTAL4343100.00
CONT_ASSIGN6011100.00
CONT_ASSIGN7911100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00

59 end else begin : gen_trigger_active_high 60 1/1 assign trigger_active = (trigger_i == 1'b1); Tests: T24 T30 T31  61 end 62 63 // In case of edge events, we also need to detect the transition. 64 logic trigger_event; 65 if (EventType inside {EdgeToLow, EdgeToHigh}) begin : gen_trigger_event_edge 66 // This flop is always active, no matter the enable state. 67 logic trigger_active_q; 68 always_ff @(posedge clk_i or negedge rst_ni) begin : p_trigger_reg 69 if (!rst_ni) begin 70 trigger_active_q <= 1'b0; 71 end else begin 72 trigger_active_q <= trigger_active; 73 end 74 end 75 76 assign trigger_event = trigger_active & ~trigger_active_q; 77 // In case of level events, the event is equal to the level being active. 78 end else begin : gen_trigger_event_level 79 1/1 assign trigger_event = trigger_active; Tests: T24 T30 T31  80 end 81 82 ///////////////// 83 // Timer Logic // 84 ///////////////// 85 86 // Take the maximum width of both timer values. 87 localparam int unsigned TimerWidth = 88 (DetectTimerWidth > DebounceTimerWidth) ? DetectTimerWidth : DebounceTimerWidth; 89 90 logic cnt_en, cnt_clr; 91 logic [TimerWidth-1:0] cnt_d, cnt_q; 92 1/1 assign cnt_d = (cnt_clr) ? '0 : Tests: T24 T30 T31  93 (cnt_en) ? cnt_q + 1'b1 : 94 cnt_q; 95 96 97 logic cnt_done, thresh_sel; 98 logic [TimerWidth-1:0] thresh; 99 1/1 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : Tests: T1 T2 T5  100 TimerWidth'(cfg_debounce_timer_i); 101 1/1 assign cnt_done = (cnt_q >= thresh); Tests: T1 T2 T5  102 103 always_ff @(posedge clk_i or negedge rst_ni) begin : p_cnt_reg 104 1/1 if (!rst_ni) begin Tests: T1 T4 T2  105 1/1 cnt_q <= '0; Tests: T1 T4 T2  106 end else begin 107 1/1 cnt_q <= cnt_d; Tests: T1 T4 T2  108 end 109 end 110 111 ///////// 112 // FSM // 113 ///////// 114 115 typedef enum logic [1:0] { 116 IdleSt, 117 DebounceSt, 118 DetectSt, 119 StableSt 120 } state_t; 121 122 state_t state_d, state_q; 123 124 always_comb begin : p_fsm 125 1/1 state_d = state_q; Tests: T24 T30 T31  126 127 // Counter controls (clear has priority). 128 1/1 cnt_clr = 1'b0; Tests: T24 T30 T31  129 1/1 cnt_en = 1'b0; Tests: T24 T30 T31  130 131 // Detected outputs 132 1/1 event_detected_o = 1'b0; Tests: T24 T30 T31  133 1/1 event_detected_pulse_o = 1'b0; Tests: T24 T30 T31  134 135 // Threshold select 136 // 0: debounce 137 // 1: detect 138 1/1 thresh_sel = 1'b0; Tests: T24 T30 T31  139 140 1/1 unique case (state_q) Tests: T24 T30 T31  141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 1/1 if (trigger_event && cfg_enable_i) begin Tests: T24 T30 T31  148 1/1 state_d = DebounceSt; Tests: T24 T30 T31  149 1/1 cnt_en = 1'b1; Tests: T24 T30 T31  150 end MISSING_ELSE 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 1/1 cnt_en = 1'b1; Tests: T24 T30 T31  161 // Unconditionally go back to idle if the detector is disabled. 162 1/1 if (!cfg_enable_i) begin Tests: T24 T30 T31  163 1/1 state_d = IdleSt; Tests: T24 T30  164 1/1 cnt_clr = 1'b1; Tests: T24 T30  165 1/1 end else if (cnt_done) begin Tests: T24 T30 T31  166 1/1 cnt_clr = 1'b1; Tests: T24 T30 T31  167 1/1 if (trigger_active) begin Tests: T24 T30 T31  168 1/1 state_d = DetectSt; Tests: T24 T30 T31  169 end else begin 170 1/1 state_d = IdleSt; Tests: T24 T30 T99  171 end 172 end MISSING_ELSE 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 1/1 thresh_sel = 1'b1; Tests: T24 T30 T31  182 1/1 cnt_en = 1'b1; Tests: T24 T30 T31  183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 1/1 if (!cfg_enable_i || !trigger_active) begin Tests: T24 T30 T31  186 1/1 state_d = IdleSt; Tests: T24 T30 T31  187 1/1 cnt_clr = 1'b1; Tests: T24 T30 T31  188 // If the trigger is active, count up. 189 end else begin 190 1/1 if (cnt_done) begin Tests: T24 T30 T31  191 1/1 state_d = StableSt; Tests: T24 T30 T43  192 1/1 cnt_clr = 1'b1; Tests: T24 T30 T43  193 1/1 event_detected_o = 1'b1; Tests: T24 T30 T43  194 1/1 event_detected_pulse_o = 1'b1; Tests: T24 T30 T43  195 end MISSING_ELSE 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 1/1 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin Tests: T24 T30 T43  206 1/1 state_d = IdleSt; Tests: T24 T30 T43  207 // Otherwise keep the event detected output signal high. 208 end else begin 209 1/1 event_detected_o = 1'b1; Tests: T24 T30 T43  210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; Exclude Annotation: VC_COV_UNR 215 endcase // state_q 216 end 217 218 always_ff @(posedge clk_i or negedge rst_ni) begin : p_fsm_reg 219 1/1 if (!rst_ni) begin Tests: T1 T4 T2  220 1/1 state_q <= IdleSt; Tests: T1 T4 T2  221 end else begin 222 1/1 state_q <= state_d; Tests: T1 T4 T2 

Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
TotalCoveredPercent
Conditions1919100.00
Logical1919100.00
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT24,T30,T31
1CoveredT1,T4,T2

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T4,T2
1CoveredT24,T30,T31

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTests
0CoveredT1,T4,T2
1CoveredT24,T30,T31

 LINE       99
 EXPRESSION (thresh_sel ? (32'(cfg_detect_timer_i)) : (32'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T4,T2
1CoveredT24,T30,T31

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT24,T30,T31
10CoveredT24,T30,T31
11CoveredT24,T30,T31

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT24,T30,T31
01CoveredT24,T30,T31
10CoveredT24,T30,T31

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT24,T30,T43
01CoveredT24,T30,T43
10CoveredT103,T255

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT24,T30,T43
1-CoveredT24,T30,T43

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T24,T30,T31
DetectSt 168 Covered T24,T30,T31
IdleSt 163 Covered T1,T4,T2
StableSt 191 Covered T24,T30,T43


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T24,T30,T31
DebounceSt->IdleSt 163 Covered T24,T30,T99
DetectSt->IdleSt 186 Covered T24,T30,T31
DetectSt->StableSt 191 Covered T24,T30,T43
IdleSt->DebounceSt 148 Covered T24,T30,T31
StableSt->IdleSt 206 Covered T24,T30,T43



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 3 3 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 11 11 100.00
IF 219 2 2 100.00


92 assign cnt_d = (cnt_clr) ? '0 : -1- ==> 93 (cnt_en) ? cnt_q + 1'b1 : -2- ==> ==>

Branches:
-1--2-StatusTests
1 - Covered T24,T30,T31
0 1 Covered T24,T30,T31
0 0 Covered T1,T4,T2


99 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T24,T30,T31
0 Covered T1,T4,T2


104 if (!rst_ni) begin -1- 105 cnt_q <= '0; ==> 106 end else begin 107 cnt_q <= cnt_d; ==>

Branches:
-1-StatusTests
1 Covered T1,T4,T2
0 Covered T1,T4,T2


140 unique case (state_q) -1- 141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 if (trigger_event && cfg_enable_i) begin -2- 148 state_d = DebounceSt; ==> 149 cnt_en = 1'b1; 150 end MISSING_ELSE ==> 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 cnt_en = 1'b1; 161 // Unconditionally go back to idle if the detector is disabled. 162 if (!cfg_enable_i) begin -3- 163 state_d = IdleSt; ==> 164 cnt_clr = 1'b1; 165 end else if (cnt_done) begin -4- 166 cnt_clr = 1'b1; 167 if (trigger_active) begin -5- 168 state_d = DetectSt; ==> 169 end else begin 170 state_d = IdleSt; ==> 171 end 172 end MISSING_ELSE ==> 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 thresh_sel = 1'b1; 182 cnt_en = 1'b1; 183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 if (!cfg_enable_i || !trigger_active) begin -6- 186 state_d = IdleSt; ==> 187 cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 if (cnt_done) begin -7- 191 state_d = StableSt; ==> 192 cnt_clr = 1'b1; 193 event_detected_o = 1'b1; 194 event_detected_pulse_o = 1'b1; 195 end MISSING_ELSE ==> 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin -8- 206 state_d = IdleSt; ==> 207 // Otherwise keep the event detected output signal high. 208 end else begin 209 event_detected_o = 1'b1; ==> 210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; ==> (Excluded) Exclude Annotation: VC_COV_UNR

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T24,T30,T31
IdleSt 0 - - - - - - Covered T24,T30,T31
DebounceSt - 1 - - - - - Covered T24,T30
DebounceSt - 0 1 1 - - - Covered T24,T30,T31
DebounceSt - 0 1 0 - - - Covered T24,T30,T99
DebounceSt - 0 0 - - - - Covered T24,T30,T31
DetectSt - - - - 1 - - Covered T24,T30,T31
DetectSt - - - - 0 1 - Covered T24,T30,T43
DetectSt - - - - 0 0 - Covered T24,T30,T31
StableSt - - - - - - 1 Covered T24,T30,T43
StableSt - - - - - - 0 Covered T24,T30,T43
default - - - - - - - Excluded VC_COV_UNR


219 if (!rst_ni) begin -1- 220 state_q <= IdleSt; ==> 221 end else begin 222 state_q <= state_d; ==>

Branches:
-1-StatusTests
1 Covered T1,T4,T2
0 Covered T1,T4,T2


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 16 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 16 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 4787552 2867 0 0
CntIncr_A 4787552 94730 0 0
CntNoWrap_A 4787552 4318674 0 0
DetectStDropOut_A 4787552 534 0 0
DetectedOut_A 4787552 52280 0 0
DetectedPulseOut_A 4787552 667 0 0
DisabledIdleSt_A 4787552 3928086 0 0
DisabledNoDetection_A 4787552 3929769 0 0
EnterDebounceSt_A 4787552 1445 0 0
EnterDetectSt_A 4787552 1423 0 0
EnterStableSt_A 4787552 667 0 0
PulseIsPulse_A 4787552 667 0 0
StayInStableSt 4787552 51549 0 0
gen_high_event_sva.HighLevelEvent_A 4787552 4323375 0 0
gen_high_level_sva.HighLevelEvent_A 4787552 4323375 0 0
gen_not_sticky_sva.StableStDropOut_A 4787552 586 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4787552 2867 0 0
T10 1200 0 0 0
T11 684 0 0 0
T24 7077 16 0 0
T30 0 16 0 0
T31 0 44 0 0
T37 0 12 0 0
T52 0 46 0 0
T55 461 0 0 0
T56 674 0 0 0
T64 405 0 0 0
T65 425 0 0 0
T73 493 0 0 0
T82 530 0 0 0
T85 0 22 0 0
T86 0 16 0 0
T87 0 24 0 0
T88 0 26 0 0
T89 0 10 0 0
T90 415 0 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4787552 94730 0 0
T10 1200 0 0 0
T11 684 0 0 0
T24 7077 552 0 0
T30 0 603 0 0
T31 0 1141 0 0
T37 0 380 0 0
T52 0 1230 0 0
T55 461 0 0 0
T56 674 0 0 0
T64 405 0 0 0
T65 425 0 0 0
T73 493 0 0 0
T82 530 0 0 0
T85 0 544 0 0
T86 0 484 0 0
T87 0 580 0 0
T88 0 695 0 0
T89 0 232 0 0
T90 415 0 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4787552 4318674 0 0
T1 509 108 0 0
T2 485 84 0 0
T3 1755 1354 0 0
T4 510 109 0 0
T12 450 49 0 0
T13 422 21 0 0
T14 761 360 0 0
T15 492 91 0 0
T16 670 269 0 0
T17 408 7 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4787552 534 0 0
T10 1200 0 0 0
T11 684 0 0 0
T24 7077 1 0 0
T30 0 1 0 0
T31 0 16 0 0
T52 0 13 0 0
T55 461 0 0 0
T56 674 0 0 0
T64 405 0 0 0
T65 425 0 0 0
T73 493 0 0 0
T82 530 0 0 0
T85 0 11 0 0
T87 0 12 0 0
T88 0 13 0 0
T89 0 5 0 0
T90 415 0 0 0
T111 0 17 0 0
T228 0 3 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4787552 52280 0 0
T10 1200 0 0 0
T11 684 0 0 0
T24 7077 329 0 0
T30 0 424 0 0
T43 0 1310 0 0
T55 461 0 0 0
T56 674 0 0 0
T64 405 0 0 0
T65 425 0 0 0
T73 493 0 0 0
T82 530 0 0 0
T90 415 0 0 0
T113 0 1517 0 0
T229 0 947 0 0
T231 0 601 0 0
T232 0 151 0 0
T256 0 1999 0 0
T257 0 2532 0 0
T258 0 299 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4787552 667 0 0
T10 1200 0 0 0
T11 684 0 0 0
T24 7077 5 0 0
T30 0 5 0 0
T43 0 21 0 0
T55 461 0 0 0
T56 674 0 0 0
T64 405 0 0 0
T65 425 0 0 0
T73 493 0 0 0
T82 530 0 0 0
T90 415 0 0 0
T113 0 14 0 0
T229 0 10 0 0
T231 0 5 0 0
T232 0 7 0 0
T256 0 21 0 0
T257 0 30 0 0
T258 0 12 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4787552 3928086 0 0
T1 509 108 0 0
T2 485 84 0 0
T3 1755 1354 0 0
T4 510 109 0 0
T12 450 49 0 0
T13 422 21 0 0
T14 761 360 0 0
T15 492 91 0 0
T16 670 269 0 0
T17 408 7 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4787552 3929769 0 0
T1 509 109 0 0
T2 485 85 0 0
T3 1755 1355 0 0
T4 510 110 0 0
T12 450 50 0 0
T13 422 22 0 0
T14 761 361 0 0
T15 492 92 0 0
T16 670 270 0 0
T17 408 8 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4787552 1445 0 0
T10 1200 0 0 0
T11 684 0 0 0
T24 7077 9 0 0
T30 0 9 0 0
T31 0 22 0 0
T37 0 6 0 0
T52 0 23 0 0
T55 461 0 0 0
T56 674 0 0 0
T64 405 0 0 0
T65 425 0 0 0
T73 493 0 0 0
T82 530 0 0 0
T85 0 11 0 0
T86 0 8 0 0
T87 0 12 0 0
T88 0 13 0 0
T89 0 5 0 0
T90 415 0 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4787552 1423 0 0
T10 1200 0 0 0
T11 684 0 0 0
T24 7077 7 0 0
T30 0 7 0 0
T31 0 22 0 0
T37 0 6 0 0
T52 0 23 0 0
T55 461 0 0 0
T56 674 0 0 0
T64 405 0 0 0
T65 425 0 0 0
T73 493 0 0 0
T82 530 0 0 0
T85 0 11 0 0
T86 0 8 0 0
T87 0 12 0 0
T88 0 13 0 0
T89 0 5 0 0
T90 415 0 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4787552 667 0 0
T10 1200 0 0 0
T11 684 0 0 0
T24 7077 5 0 0
T30 0 5 0 0
T43 0 21 0 0
T55 461 0 0 0
T56 674 0 0 0
T64 405 0 0 0
T65 425 0 0 0
T73 493 0 0 0
T82 530 0 0 0
T90 415 0 0 0
T113 0 14 0 0
T229 0 10 0 0
T231 0 5 0 0
T232 0 7 0 0
T256 0 21 0 0
T257 0 30 0 0
T258 0 12 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4787552 667 0 0
T10 1200 0 0 0
T11 684 0 0 0
T24 7077 5 0 0
T30 0 5 0 0
T43 0 21 0 0
T55 461 0 0 0
T56 674 0 0 0
T64 405 0 0 0
T65 425 0 0 0
T73 493 0 0 0
T82 530 0 0 0
T90 415 0 0 0
T113 0 14 0 0
T229 0 10 0 0
T231 0 5 0 0
T232 0 7 0 0
T256 0 21 0 0
T257 0 30 0 0
T258 0 12 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 4787552 51549 0 0
T10 1200 0 0 0
T11 684 0 0 0
T24 7077 324 0 0
T30 0 419 0 0
T43 0 1287 0 0
T55 461 0 0 0
T56 674 0 0 0
T64 405 0 0 0
T65 425 0 0 0
T73 493 0 0 0
T82 530 0 0 0
T90 415 0 0 0
T113 0 1501 0 0
T229 0 934 0 0
T231 0 596 0 0
T232 0 144 0 0
T256 0 1976 0 0
T257 0 2499 0 0
T258 0 286 0 0

gen_high_event_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4787552 4323375 0 0
T1 509 109 0 0
T2 485 85 0 0
T3 1755 1355 0 0
T4 510 110 0 0
T12 450 50 0 0
T13 422 22 0 0
T14 761 361 0 0
T15 492 92 0 0
T16 670 270 0 0
T17 408 8 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4787552 4323375 0 0
T1 509 109 0 0
T2 485 85 0 0
T3 1755 1355 0 0
T4 510 110 0 0
T12 450 50 0 0
T13 422 22 0 0
T14 761 361 0 0
T15 492 92 0 0
T16 670 270 0 0
T17 408 8 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4787552 586 0 0
T10 1200 0 0 0
T11 684 0 0 0
T24 7077 5 0 0
T30 0 5 0 0
T43 0 19 0 0
T55 461 0 0 0
T56 674 0 0 0
T64 405 0 0 0
T65 425 0 0 0
T73 493 0 0 0
T82 530 0 0 0
T90 415 0 0 0
T113 0 12 0 0
T229 0 7 0 0
T231 0 5 0 0
T232 0 7 0 0
T256 0 19 0 0
T257 0 27 0 0
T258 0 11 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00

59 end else begin : gen_trigger_active_high 60 1/1 assign trigger_active = (trigger_i == 1'b1); Tests: T24 T30 T31  61 end 62 63 // In case of edge events, we also need to detect the transition. 64 logic trigger_event; 65 if (EventType inside {EdgeToLow, EdgeToHigh}) begin : gen_trigger_event_edge 66 // This flop is always active, no matter the enable state. 67 logic trigger_active_q; 68 always_ff @(posedge clk_i or negedge rst_ni) begin : p_trigger_reg 69 1/1 if (!rst_ni) begin Tests: T1 T4 T2  70 1/1 trigger_active_q <= 1'b0; Tests: T1 T4 T2  71 end else begin 72 1/1 trigger_active_q <= trigger_active; Tests: T1 T4 T2  73 end 74 end 75 76 1/1 assign trigger_event = trigger_active & ~trigger_active_q; Tests: T1 T4 T2  77 // In case of level events, the event is equal to the level being active. 78 end else begin : gen_trigger_event_level 79 assign trigger_event = trigger_active; 80 end 81 82 ///////////////// 83 // Timer Logic // 84 ///////////////// 85 86 // Take the maximum width of both timer values. 87 localparam int unsigned TimerWidth = 88 (DetectTimerWidth > DebounceTimerWidth) ? DetectTimerWidth : DebounceTimerWidth; 89 90 logic cnt_en, cnt_clr; 91 logic [TimerWidth-1:0] cnt_d, cnt_q; 92 1/1 assign cnt_d = (cnt_clr) ? '0 : Tests: T24 T30 T40  93 (cnt_en) ? cnt_q + 1'b1 : 94 cnt_q; 95 96 97 logic cnt_done, thresh_sel; 98 logic [TimerWidth-1:0] thresh; 99 1/1 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : Tests: T1 T2 T5  100 TimerWidth'(cfg_debounce_timer_i); 101 1/1 assign cnt_done = (cnt_q >= thresh); Tests: T1 T2 T5  102 103 always_ff @(posedge clk_i or negedge rst_ni) begin : p_cnt_reg 104 1/1 if (!rst_ni) begin Tests: T1 T4 T2  105 1/1 cnt_q <= '0; Tests: T1 T4 T2  106 end else begin 107 1/1 cnt_q <= cnt_d; Tests: T1 T4 T2  108 end 109 end 110 111 ///////// 112 // FSM // 113 ///////// 114 115 typedef enum logic [1:0] { 116 IdleSt, 117 DebounceSt, 118 DetectSt, 119 StableSt 120 } state_t; 121 122 state_t state_d, state_q; 123 124 always_comb begin : p_fsm 125 1/1 state_d = state_q; Tests: T1 T4 T2  126 127 // Counter controls (clear has priority). 128 1/1 cnt_clr = 1'b0; Tests: T1 T4 T2  129 1/1 cnt_en = 1'b0; Tests: T1 T4 T2  130 131 // Detected outputs 132 1/1 event_detected_o = 1'b0; Tests: T1 T4 T2  133 1/1 event_detected_pulse_o = 1'b0; Tests: T1 T4 T2  134 135 // Threshold select 136 // 0: debounce 137 // 1: detect 138 1/1 thresh_sel = 1'b0; Tests: T1 T4 T2  139 140 1/1 unique case (state_q) Tests: T1 T4 T2  141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 1/1 if (trigger_event && cfg_enable_i) begin Tests: T1 T4 T2  148 1/1 state_d = DebounceSt; Tests: T24 T30 T40  149 1/1 cnt_en = 1'b1; Tests: T24 T30 T40  150 end MISSING_ELSE 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 1/1 cnt_en = 1'b1; Tests: T24 T30 T40  161 // Unconditionally go back to idle if the detector is disabled. 162 1/1 if (!cfg_enable_i) begin Tests: T24 T30 T40  163 1/1 state_d = IdleSt; Tests: T24 T30  164 1/1 cnt_clr = 1'b1; Tests: T24 T30  165 1/1 end else if (cnt_done) begin Tests: T24 T30 T40  166 1/1 cnt_clr = 1'b1; Tests: T24 T30 T40  167 1/1 if (trigger_active) begin Tests: T24 T30 T40  168 1/1 state_d = DetectSt; Tests: T24 T30 T40  169 end else begin 170 1/1 state_d = IdleSt; Tests: T121 T155 T112  171 end 172 end MISSING_ELSE 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 1/1 thresh_sel = 1'b1; Tests: T24 T30 T40  182 1/1 cnt_en = 1'b1; Tests: T24 T30 T40  183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 1/1 if (!cfg_enable_i || !trigger_active) begin Tests: T24 T30 T40  186 1/1 state_d = IdleSt; Tests: T24 T30 T91  187 1/1 cnt_clr = 1'b1; Tests: T24 T30 T91  188 // If the trigger is active, count up. 189 end else begin 190 1/1 if (cnt_done) begin Tests: T24 T30 T40  191 1/1 state_d = StableSt; Tests: T24 T30 T40  192 1/1 cnt_clr = 1'b1; Tests: T24 T30 T40  193 1/1 event_detected_o = 1'b1; Tests: T24 T30 T40  194 1/1 event_detected_pulse_o = 1'b1; Tests: T24 T30 T40  195 end MISSING_ELSE 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 1/1 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin Tests: T24 T30 T40  206 1/1 state_d = IdleSt; Tests: T24 T30 T40  207 // Otherwise keep the event detected output signal high. 208 end else begin 209 1/1 event_detected_o = 1'b1; Tests: T24 T30 T40  210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; Exclude Annotation: VC_COV_UNR 215 endcase // state_q 216 end 217 218 always_ff @(posedge clk_i or negedge rst_ni) begin : p_fsm_reg 219 1/1 if (!rst_ni) begin Tests: T1 T4 T2  220 1/1 state_q <= IdleSt; Tests: T1 T4 T2  221 end else begin 222 1/1 state_q <= state_d; Tests: T1 T4 T2 

Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
TotalCoveredPercent
Conditions2222100.00
Logical2222100.00
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT24,T30,T31
1CoveredT1,T4,T2

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT24,T30,T31
10CoveredT1,T4,T2
11CoveredT1,T4,T2

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T4,T2
1CoveredT24,T30,T40

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTests
0CoveredT1,T4,T2
1CoveredT24,T30,T40

 LINE       99
 EXPRESSION (thresh_sel ? (32'(cfg_detect_timer_i)) : (32'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T4,T2
1CoveredT24,T30,T40

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT24,T30,T40
10CoveredT25,T7,T9
11CoveredT24,T30,T40

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT24,T30,T40
01CoveredT24,T91,T155
10CoveredT24,T30

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT24,T30,T40
01CoveredT40,T41,T121
10CoveredT30,T259

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT24,T30,T40
1-CoveredT24,T40,T41

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T24,T30,T40
DetectSt 168 Covered T24,T30,T40
IdleSt 163 Covered T1,T4,T2
StableSt 191 Covered T24,T30,T40


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T24,T30,T40
DebounceSt->IdleSt 163 Covered T24,T30,T121
DetectSt->IdleSt 186 Covered T24,T30,T91
DetectSt->StableSt 191 Covered T24,T30,T40
IdleSt->DebounceSt 148 Covered T24,T30,T40
StableSt->IdleSt 206 Covered T24,T30,T40



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
Line No.TotalCoveredPercent
Branches 22 22 100.00
TERNARY 92 3 3 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 11 11 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00


92 assign cnt_d = (cnt_clr) ? '0 : -1- ==> 93 (cnt_en) ? cnt_q + 1'b1 : -2- ==> ==>

Branches:
-1--2-StatusTests
1 - Covered T24,T30,T40
0 1 Covered T24,T30,T40
0 0 Covered T1,T4,T2


99 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T24,T30,T40
0 Covered T1,T4,T2


104 if (!rst_ni) begin -1- 105 cnt_q <= '0; ==> 106 end else begin 107 cnt_q <= cnt_d; ==>

Branches:
-1-StatusTests
1 Covered T1,T4,T2
0 Covered T1,T4,T2


140 unique case (state_q) -1- 141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 if (trigger_event && cfg_enable_i) begin -2- 148 state_d = DebounceSt; ==> 149 cnt_en = 1'b1; 150 end MISSING_ELSE ==> 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 cnt_en = 1'b1; 161 // Unconditionally go back to idle if the detector is disabled. 162 if (!cfg_enable_i) begin -3- 163 state_d = IdleSt; ==> 164 cnt_clr = 1'b1; 165 end else if (cnt_done) begin -4- 166 cnt_clr = 1'b1; 167 if (trigger_active) begin -5- 168 state_d = DetectSt; ==> 169 end else begin 170 state_d = IdleSt; ==> 171 end 172 end MISSING_ELSE ==> 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 thresh_sel = 1'b1; 182 cnt_en = 1'b1; 183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 if (!cfg_enable_i || !trigger_active) begin -6- 186 state_d = IdleSt; ==> 187 cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 if (cnt_done) begin -7- 191 state_d = StableSt; ==> 192 cnt_clr = 1'b1; 193 event_detected_o = 1'b1; 194 event_detected_pulse_o = 1'b1; 195 end MISSING_ELSE ==> 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin -8- 206 state_d = IdleSt; ==> 207 // Otherwise keep the event detected output signal high. 208 end else begin 209 event_detected_o = 1'b1; ==> 210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; ==> (Excluded) Exclude Annotation: VC_COV_UNR

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T24,T30,T40
IdleSt 0 - - - - - - Covered T1,T4,T2
DebounceSt - 1 - - - - - Covered T24,T30
DebounceSt - 0 1 1 - - - Covered T24,T30,T40
DebounceSt - 0 1 0 - - - Covered T121,T155,T112
DebounceSt - 0 0 - - - - Covered T24,T30,T40
DetectSt - - - - 1 - - Covered T24,T30,T91
DetectSt - - - - 0 1 - Covered T24,T30,T40
DetectSt - - - - 0 0 - Covered T24,T30,T40
StableSt - - - - - - 1 Covered T24,T30,T40
StableSt - - - - - - 0 Covered T24,T30,T40
default - - - - - - - Excluded VC_COV_UNR


219 if (!rst_ni) begin -1- 220 state_q <= IdleSt; ==> 221 end else begin 222 state_q <= state_d; ==>

Branches:
-1-StatusTests
1 Covered T1,T4,T2
0 Covered T1,T4,T2


69 if (!rst_ni) begin -1- 70 trigger_active_q <= 1'b0; ==> 71 end else begin 72 trigger_active_q <= trigger_active; ==>

Branches:
-1-StatusTests
1 Covered T1,T4,T2
0 Covered T1,T4,T2


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 4787552 735 0 0
CntIncr_A 4787552 37183 0 0
CntNoWrap_A 4787552 4320806 0 0
DetectStDropOut_A 4787552 25 0 0
DetectedOut_A 4787552 14024 0 0
DetectedPulseOut_A 4787552 316 0 0
DisabledIdleSt_A 4787552 4037040 0 0
DisabledNoDetection_A 4787552 4038340 0 0
EnterDebounceSt_A 4787552 391 0 0
EnterDetectSt_A 4787552 344 0 0
EnterStableSt_A 4787552 316 0 0
PulseIsPulse_A 4787552 316 0 0
StayInStableSt 4787552 13684 0 0
gen_high_level_sva.HighLevelEvent_A 4787552 4323375 0 0
gen_not_sticky_sva.StableStDropOut_A 4787552 288 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4787552 735 0 0
T10 1200 0 0 0
T11 684 0 0 0
T24 7077 8 0 0
T30 0 8 0 0
T40 0 4 0 0
T41 0 4 0 0
T42 0 4 0 0
T43 0 4 0 0
T55 461 0 0 0
T56 674 0 0 0
T64 405 0 0 0
T65 425 0 0 0
T73 493 0 0 0
T82 530 0 0 0
T90 415 0 0 0
T91 0 12 0 0
T112 0 3 0 0
T121 0 24 0 0
T155 0 9 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4787552 37183 0 0
T10 1200 0 0 0
T11 684 0 0 0
T24 7077 178 0 0
T30 0 288 0 0
T40 0 342 0 0
T41 0 62 0 0
T42 0 208 0 0
T43 0 130 0 0
T55 461 0 0 0
T56 674 0 0 0
T64 405 0 0 0
T65 425 0 0 0
T73 493 0 0 0
T82 530 0 0 0
T90 415 0 0 0
T91 0 752 0 0
T112 0 94 0 0
T121 0 1036 0 0
T155 0 750 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4787552 4320806 0 0
T1 509 108 0 0
T2 485 84 0 0
T3 1755 1354 0 0
T4 510 109 0 0
T12 450 49 0 0
T13 422 21 0 0
T14 761 360 0 0
T15 492 91 0 0
T16 670 269 0 0
T17 408 7 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4787552 25 0 0
T10 1200 0 0 0
T11 684 0 0 0
T24 7077 1 0 0
T55 461 0 0 0
T56 674 0 0 0
T64 405 0 0 0
T65 425 0 0 0
T73 493 0 0 0
T82 530 0 0 0
T90 415 0 0 0
T91 0 6 0 0
T155 0 1 0 0
T253 0 2 0 0
T260 0 4 0 0
T261 0 1 0 0
T262 0 10 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4787552 14024 0 0
T10 1200 0 0 0
T11 684 0 0 0
T24 7077 78 0 0
T30 0 70 0 0
T39 0 38 0 0
T40 0 38 0 0
T41 0 41 0 0
T42 0 95 0 0
T43 0 24 0 0
T55 461 0 0 0
T56 674 0 0 0
T64 405 0 0 0
T65 425 0 0 0
T73 493 0 0 0
T82 530 0 0 0
T90 415 0 0 0
T112 0 23 0 0
T121 0 288 0 0
T229 0 161 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4787552 316 0 0
T10 1200 0 0 0
T11 684 0 0 0
T24 7077 1 0 0
T30 0 1 0 0
T39 0 7 0 0
T40 0 2 0 0
T41 0 2 0 0
T42 0 2 0 0
T43 0 2 0 0
T55 461 0 0 0
T56 674 0 0 0
T64 405 0 0 0
T65 425 0 0 0
T73 493 0 0 0
T82 530 0 0 0
T90 415 0 0 0
T112 0 1 0 0
T121 0 11 0 0
T229 0 2 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4787552 4037040 0 0
T1 509 108 0 0
T2 485 84 0 0
T3 1755 1354 0 0
T4 510 109 0 0
T12 450 49 0 0
T13 422 21 0 0
T14 761 360 0 0
T15 492 91 0 0
T16 670 269 0 0
T17 408 7 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4787552 4038340 0 0
T1 509 109 0 0
T2 485 85 0 0
T3 1755 1355 0 0
T4 510 110 0 0
T12 450 50 0 0
T13 422 22 0 0
T14 761 361 0 0
T15 492 92 0 0
T16 670 270 0 0
T17 408 8 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4787552 391 0 0
T10 1200 0 0 0
T11 684 0 0 0
T24 7077 5 0 0
T30 0 5 0 0
T40 0 2 0 0
T41 0 2 0 0
T42 0 2 0 0
T43 0 2 0 0
T55 461 0 0 0
T56 674 0 0 0
T64 405 0 0 0
T65 425 0 0 0
T73 493 0 0 0
T82 530 0 0 0
T90 415 0 0 0
T91 0 6 0 0
T112 0 2 0 0
T121 0 13 0 0
T155 0 8 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4787552 344 0 0
T10 1200 0 0 0
T11 684 0 0 0
T24 7077 3 0 0
T30 0 3 0 0
T40 0 2 0 0
T41 0 2 0 0
T42 0 2 0 0
T43 0 2 0 0
T55 461 0 0 0
T56 674 0 0 0
T64 405 0 0 0
T65 425 0 0 0
T73 493 0 0 0
T82 530 0 0 0
T90 415 0 0 0
T91 0 6 0 0
T112 0 1 0 0
T121 0 11 0 0
T155 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4787552 316 0 0
T10 1200 0 0 0
T11 684 0 0 0
T24 7077 1 0 0
T30 0 1 0 0
T39 0 7 0 0
T40 0 2 0 0
T41 0 2 0 0
T42 0 2 0 0
T43 0 2 0 0
T55 461 0 0 0
T56 674 0 0 0
T64 405 0 0 0
T65 425 0 0 0
T73 493 0 0 0
T82 530 0 0 0
T90 415 0 0 0
T112 0 1 0 0
T121 0 11 0 0
T229 0 2 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4787552 316 0 0
T10 1200 0 0 0
T11 684 0 0 0
T24 7077 1 0 0
T30 0 1 0 0
T39 0 7 0 0
T40 0 2 0 0
T41 0 2 0 0
T42 0 2 0 0
T43 0 2 0 0
T55 461 0 0 0
T56 674 0 0 0
T64 405 0 0 0
T65 425 0 0 0
T73 493 0 0 0
T82 530 0 0 0
T90 415 0 0 0
T112 0 1 0 0
T121 0 11 0 0
T229 0 2 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 4787552 13684 0 0
T10 1200 0 0 0
T11 684 0 0 0
T24 7077 77 0 0
T30 0 69 0 0
T39 0 31 0 0
T40 0 36 0 0
T41 0 39 0 0
T42 0 93 0 0
T43 0 22 0 0
T55 461 0 0 0
T56 674 0 0 0
T64 405 0 0 0
T65 425 0 0 0
T73 493 0 0 0
T82 530 0 0 0
T90 415 0 0 0
T112 0 22 0 0
T121 0 277 0 0
T229 0 159 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4787552 4323375 0 0
T1 509 109 0 0
T2 485 85 0 0
T3 1755 1355 0 0
T4 510 110 0 0
T12 450 50 0 0
T13 422 22 0 0
T14 761 361 0 0
T15 492 92 0 0
T16 670 270 0 0
T17 408 8 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4787552 288 0 0
T39 0 7 0 0
T40 11828 2 0 0
T41 0 2 0 0
T42 0 2 0 0
T43 0 2 0 0
T52 17200 0 0 0
T91 11901 0 0 0
T112 0 1 0 0
T114 0 7 0 0
T115 0 7 0 0
T121 0 11 0 0
T145 502 0 0 0
T146 2503 0 0 0
T147 403 0 0 0
T148 442 0 0 0
T229 0 2 0 0
T239 572 0 0 0
T240 493 0 0 0
T241 502 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%