Line Coverage for Instance : tb.dut.usbdev_avfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| ALWAYS | 70 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
| ALWAYS | 165 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 175 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 182 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 84 |
1 |
1 |
| 85 |
1 |
1 |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 88 |
1 |
1 |
| 92 |
1 |
1 |
| 93 |
1 |
1 |
| 98 |
1 |
1 |
| 99 |
1 |
1 |
| 100 |
1 |
1 |
| 145 |
1 |
1 |
| 146 |
1 |
1 |
| 162 |
1 |
1 |
| 165 |
1 |
1 |
| 166 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 175 |
1 |
1 |
| 176 |
1 |
1 |
| 182 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avfifo
| Total | Covered | Percent |
| Conditions | 24 | 14 | 58.33 |
| Logical | 24 | 14 | 58.33 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (4'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((4'(gen_normal_fifo.wptr_value) - 4'(gen_normal_fifo.rptr_value))) : (((4'(Depth) - 4'(gen_normal_fifo.rptr_value)) + 4'(gen_normal_fifo.wptr_value)))))
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Not Covered | |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((4'(gen_normal_fifo.wptr_value) - 4'(gen_normal_fifo.rptr_value))) : (((4'(Depth) - 4'(gen_normal_fifo.rptr_value)) + 4'(gen_normal_fifo.wptr_value))))
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T2,T3 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Not Covered | |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_avfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
6 |
75.00 |
| TERNARY |
88 |
3 |
1 |
33.33 |
| IF |
70 |
3 |
3 |
100.00 |
| IF |
165 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Not Covered |
|
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 165 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34228874 |
34036750 |
0 |
0 |
| T1 |
402267 |
399817 |
0 |
0 |
| T2 |
401984 |
400920 |
0 |
0 |
| T3 |
403505 |
397489 |
0 |
0 |
| T4 |
401643 |
400800 |
0 |
0 |
| T5 |
403130 |
402087 |
0 |
0 |
| T6 |
401942 |
400824 |
0 |
0 |
| T7 |
4637 |
0 |
0 |
0 |
| T8 |
401806 |
400826 |
0 |
0 |
| T9 |
401519 |
400671 |
0 |
0 |
| T10 |
401645 |
400493 |
0 |
0 |
| T13 |
0 |
400736 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34228874 |
34206381 |
0 |
0 |
| T1 |
402267 |
402054 |
0 |
0 |
| T2 |
401984 |
401770 |
0 |
0 |
| T3 |
403505 |
403245 |
0 |
0 |
| T4 |
401643 |
401397 |
0 |
0 |
| T5 |
403130 |
402959 |
0 |
0 |
| T6 |
401942 |
401741 |
0 |
0 |
| T7 |
4637 |
3841 |
0 |
0 |
| T8 |
401806 |
401584 |
0 |
0 |
| T9 |
401519 |
401249 |
0 |
0 |
| T10 |
401645 |
401388 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34228874 |
34206381 |
0 |
0 |
| T1 |
402267 |
402054 |
0 |
0 |
| T2 |
401984 |
401770 |
0 |
0 |
| T3 |
403505 |
403245 |
0 |
0 |
| T4 |
401643 |
401397 |
0 |
0 |
| T5 |
403130 |
402959 |
0 |
0 |
| T6 |
401942 |
401741 |
0 |
0 |
| T7 |
4637 |
3841 |
0 |
0 |
| T8 |
401806 |
401584 |
0 |
0 |
| T9 |
401519 |
401249 |
0 |
0 |
| T10 |
401645 |
401388 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34228874 |
34206381 |
0 |
0 |
| T1 |
402267 |
402054 |
0 |
0 |
| T2 |
401984 |
401770 |
0 |
0 |
| T3 |
403505 |
403245 |
0 |
0 |
| T4 |
401643 |
401397 |
0 |
0 |
| T5 |
403130 |
402959 |
0 |
0 |
| T6 |
401942 |
401741 |
0 |
0 |
| T7 |
4637 |
3841 |
0 |
0 |
| T8 |
401806 |
401584 |
0 |
0 |
| T9 |
401519 |
401249 |
0 |
0 |
| T10 |
401645 |
401388 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34228874 |
34036750 |
0 |
0 |
| T1 |
402267 |
399817 |
0 |
0 |
| T2 |
401984 |
400920 |
0 |
0 |
| T3 |
403505 |
397489 |
0 |
0 |
| T4 |
401643 |
400800 |
0 |
0 |
| T5 |
403130 |
402087 |
0 |
0 |
| T6 |
401942 |
400824 |
0 |
0 |
| T7 |
4637 |
0 |
0 |
0 |
| T8 |
401806 |
400826 |
0 |
0 |
| T9 |
401519 |
400671 |
0 |
0 |
| T10 |
401645 |
400493 |
0 |
0 |
| T13 |
0 |
400736 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| ALWAYS | 70 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
| ALWAYS | 165 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 175 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 84 |
1 |
1 |
| 85 |
1 |
1 |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 88 |
1 |
1 |
| 92 |
1 |
1 |
| 93 |
1 |
1 |
| 98 |
1 |
1 |
| 99 |
1 |
1 |
| 100 |
1 |
1 |
| 145 |
1 |
1 |
| 146 |
1 |
1 |
| 162 |
1 |
1 |
| 165 |
1 |
1 |
| 166 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 175 |
1 |
1 |
| 176 |
1 |
1 |
| 180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
| Conditions | 26 | 16 | 61.54 |
| Logical | 26 | 16 | 61.54 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (4'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((4'(gen_normal_fifo.wptr_value) - 4'(gen_normal_fifo.rptr_value))) : (((4'(Depth) - 4'(gen_normal_fifo.rptr_value)) + 4'(gen_normal_fifo.wptr_value)))))
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Not Covered | |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((4'(gen_normal_fifo.wptr_value) - 4'(gen_normal_fifo.rptr_value))) : (((4'(Depth) - 4'(gen_normal_fifo.rptr_value)) + 4'(gen_normal_fifo.wptr_value))))
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T2,T3 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Not Covered | |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
10 |
8 |
80.00 |
| TERNARY |
88 |
3 |
1 |
33.33 |
| TERNARY |
180 |
2 |
2 |
100.00 |
| IF |
70 |
3 |
3 |
100.00 |
| IF |
165 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Not Covered |
|
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 165 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34228874 |
9521 |
0 |
0 |
| T1 |
402267 |
114 |
0 |
0 |
| T2 |
401984 |
109 |
0 |
0 |
| T3 |
403505 |
109 |
0 |
0 |
| T4 |
401643 |
109 |
0 |
0 |
| T5 |
403130 |
109 |
0 |
0 |
| T6 |
401942 |
117 |
0 |
0 |
| T7 |
4637 |
0 |
0 |
0 |
| T8 |
401806 |
109 |
0 |
0 |
| T9 |
401519 |
114 |
0 |
0 |
| T10 |
401645 |
113 |
0 |
0 |
| T13 |
0 |
109 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34228874 |
34206381 |
0 |
0 |
| T1 |
402267 |
402054 |
0 |
0 |
| T2 |
401984 |
401770 |
0 |
0 |
| T3 |
403505 |
403245 |
0 |
0 |
| T4 |
401643 |
401397 |
0 |
0 |
| T5 |
403130 |
402959 |
0 |
0 |
| T6 |
401942 |
401741 |
0 |
0 |
| T7 |
4637 |
3841 |
0 |
0 |
| T8 |
401806 |
401584 |
0 |
0 |
| T9 |
401519 |
401249 |
0 |
0 |
| T10 |
401645 |
401388 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34228874 |
34206381 |
0 |
0 |
| T1 |
402267 |
402054 |
0 |
0 |
| T2 |
401984 |
401770 |
0 |
0 |
| T3 |
403505 |
403245 |
0 |
0 |
| T4 |
401643 |
401397 |
0 |
0 |
| T5 |
403130 |
402959 |
0 |
0 |
| T6 |
401942 |
401741 |
0 |
0 |
| T7 |
4637 |
3841 |
0 |
0 |
| T8 |
401806 |
401584 |
0 |
0 |
| T9 |
401519 |
401249 |
0 |
0 |
| T10 |
401645 |
401388 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34228874 |
34206381 |
0 |
0 |
| T1 |
402267 |
402054 |
0 |
0 |
| T2 |
401984 |
401770 |
0 |
0 |
| T3 |
403505 |
403245 |
0 |
0 |
| T4 |
401643 |
401397 |
0 |
0 |
| T5 |
403130 |
402959 |
0 |
0 |
| T6 |
401942 |
401741 |
0 |
0 |
| T7 |
4637 |
3841 |
0 |
0 |
| T8 |
401806 |
401584 |
0 |
0 |
| T9 |
401519 |
401249 |
0 |
0 |
| T10 |
401645 |
401388 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34228874 |
9521 |
0 |
0 |
| T1 |
402267 |
114 |
0 |
0 |
| T2 |
401984 |
109 |
0 |
0 |
| T3 |
403505 |
109 |
0 |
0 |
| T4 |
401643 |
109 |
0 |
0 |
| T5 |
403130 |
109 |
0 |
0 |
| T6 |
401942 |
117 |
0 |
0 |
| T7 |
4637 |
0 |
0 |
0 |
| T8 |
401806 |
109 |
0 |
0 |
| T9 |
401519 |
114 |
0 |
0 |
| T10 |
401645 |
113 |
0 |
0 |
| T13 |
0 |
109 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34858330 |
158691 |
0 |
0 |
| T1 |
402267 |
12 |
0 |
0 |
| T2 |
401984 |
12 |
0 |
0 |
| T3 |
403505 |
13 |
0 |
0 |
| T4 |
401643 |
12 |
0 |
0 |
| T5 |
403130 |
13 |
0 |
0 |
| T6 |
401942 |
13 |
0 |
0 |
| T7 |
4637 |
3 |
0 |
0 |
| T8 |
401806 |
12 |
0 |
0 |
| T9 |
401519 |
12 |
0 |
0 |
| T10 |
401645 |
12 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34858330 |
34810788 |
0 |
0 |
| T1 |
402267 |
402054 |
0 |
0 |
| T2 |
401984 |
401770 |
0 |
0 |
| T3 |
403505 |
403245 |
0 |
0 |
| T4 |
401643 |
401397 |
0 |
0 |
| T5 |
403130 |
402959 |
0 |
0 |
| T6 |
401942 |
401741 |
0 |
0 |
| T7 |
4637 |
3841 |
0 |
0 |
| T8 |
401806 |
401584 |
0 |
0 |
| T9 |
401519 |
401249 |
0 |
0 |
| T10 |
401645 |
401388 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34858330 |
34810788 |
0 |
0 |
| T1 |
402267 |
402054 |
0 |
0 |
| T2 |
401984 |
401770 |
0 |
0 |
| T3 |
403505 |
403245 |
0 |
0 |
| T4 |
401643 |
401397 |
0 |
0 |
| T5 |
403130 |
402959 |
0 |
0 |
| T6 |
401942 |
401741 |
0 |
0 |
| T7 |
4637 |
3841 |
0 |
0 |
| T8 |
401806 |
401584 |
0 |
0 |
| T9 |
401519 |
401249 |
0 |
0 |
| T10 |
401645 |
401388 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34858330 |
34810788 |
0 |
0 |
| T1 |
402267 |
402054 |
0 |
0 |
| T2 |
401984 |
401770 |
0 |
0 |
| T3 |
403505 |
403245 |
0 |
0 |
| T4 |
401643 |
401397 |
0 |
0 |
| T5 |
403130 |
402959 |
0 |
0 |
| T6 |
401942 |
401741 |
0 |
0 |
| T7 |
4637 |
3841 |
0 |
0 |
| T8 |
401806 |
401584 |
0 |
0 |
| T9 |
401519 |
401249 |
0 |
0 |
| T10 |
401645 |
401388 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
231 |
231 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34858330 |
150524 |
0 |
0 |
| T1 |
402267 |
43 |
0 |
0 |
| T2 |
401984 |
12 |
0 |
0 |
| T3 |
403505 |
13 |
0 |
0 |
| T4 |
401643 |
12 |
0 |
0 |
| T5 |
403130 |
13 |
0 |
0 |
| T6 |
401942 |
53 |
0 |
0 |
| T7 |
4637 |
13 |
0 |
0 |
| T8 |
401806 |
12 |
0 |
0 |
| T9 |
401519 |
12 |
0 |
0 |
| T10 |
401645 |
12 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34858330 |
34810788 |
0 |
0 |
| T1 |
402267 |
402054 |
0 |
0 |
| T2 |
401984 |
401770 |
0 |
0 |
| T3 |
403505 |
403245 |
0 |
0 |
| T4 |
401643 |
401397 |
0 |
0 |
| T5 |
403130 |
402959 |
0 |
0 |
| T6 |
401942 |
401741 |
0 |
0 |
| T7 |
4637 |
3841 |
0 |
0 |
| T8 |
401806 |
401584 |
0 |
0 |
| T9 |
401519 |
401249 |
0 |
0 |
| T10 |
401645 |
401388 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34858330 |
34810788 |
0 |
0 |
| T1 |
402267 |
402054 |
0 |
0 |
| T2 |
401984 |
401770 |
0 |
0 |
| T3 |
403505 |
403245 |
0 |
0 |
| T4 |
401643 |
401397 |
0 |
0 |
| T5 |
403130 |
402959 |
0 |
0 |
| T6 |
401942 |
401741 |
0 |
0 |
| T7 |
4637 |
3841 |
0 |
0 |
| T8 |
401806 |
401584 |
0 |
0 |
| T9 |
401519 |
401249 |
0 |
0 |
| T10 |
401645 |
401388 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34858330 |
34810788 |
0 |
0 |
| T1 |
402267 |
402054 |
0 |
0 |
| T2 |
401984 |
401770 |
0 |
0 |
| T3 |
403505 |
403245 |
0 |
0 |
| T4 |
401643 |
401397 |
0 |
0 |
| T5 |
403130 |
402959 |
0 |
0 |
| T6 |
401942 |
401741 |
0 |
0 |
| T7 |
4637 |
3841 |
0 |
0 |
| T8 |
401806 |
401584 |
0 |
0 |
| T9 |
401519 |
401249 |
0 |
0 |
| T10 |
401645 |
401388 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
231 |
231 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34858330 |
24000 |
0 |
0 |
| T14 |
4664 |
1535 |
0 |
0 |
| T15 |
4137 |
1535 |
0 |
0 |
| T16 |
1697 |
57 |
0 |
0 |
| T17 |
2222 |
701 |
0 |
0 |
| T18 |
7935 |
412 |
0 |
0 |
| T19 |
5621 |
214 |
0 |
0 |
| T20 |
14692 |
1535 |
0 |
0 |
| T21 |
0 |
293 |
0 |
0 |
| T22 |
0 |
247 |
0 |
0 |
| T23 |
0 |
19 |
0 |
0 |
| T24 |
1587 |
0 |
0 |
0 |
| T25 |
8221 |
0 |
0 |
0 |
| T26 |
2202 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34858330 |
34810788 |
0 |
0 |
| T1 |
402267 |
402054 |
0 |
0 |
| T2 |
401984 |
401770 |
0 |
0 |
| T3 |
403505 |
403245 |
0 |
0 |
| T4 |
401643 |
401397 |
0 |
0 |
| T5 |
403130 |
402959 |
0 |
0 |
| T6 |
401942 |
401741 |
0 |
0 |
| T7 |
4637 |
3841 |
0 |
0 |
| T8 |
401806 |
401584 |
0 |
0 |
| T9 |
401519 |
401249 |
0 |
0 |
| T10 |
401645 |
401388 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34858330 |
34810788 |
0 |
0 |
| T1 |
402267 |
402054 |
0 |
0 |
| T2 |
401984 |
401770 |
0 |
0 |
| T3 |
403505 |
403245 |
0 |
0 |
| T4 |
401643 |
401397 |
0 |
0 |
| T5 |
403130 |
402959 |
0 |
0 |
| T6 |
401942 |
401741 |
0 |
0 |
| T7 |
4637 |
3841 |
0 |
0 |
| T8 |
401806 |
401584 |
0 |
0 |
| T9 |
401519 |
401249 |
0 |
0 |
| T10 |
401645 |
401388 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34858330 |
34810788 |
0 |
0 |
| T1 |
402267 |
402054 |
0 |
0 |
| T2 |
401984 |
401770 |
0 |
0 |
| T3 |
403505 |
403245 |
0 |
0 |
| T4 |
401643 |
401397 |
0 |
0 |
| T5 |
403130 |
402959 |
0 |
0 |
| T6 |
401942 |
401741 |
0 |
0 |
| T7 |
4637 |
3841 |
0 |
0 |
| T8 |
401806 |
401584 |
0 |
0 |
| T9 |
401519 |
401249 |
0 |
0 |
| T10 |
401645 |
401388 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
231 |
231 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34858330 |
33094 |
0 |
0 |
| T14 |
4664 |
1535 |
0 |
0 |
| T15 |
4137 |
1535 |
0 |
0 |
| T16 |
1697 |
51 |
0 |
0 |
| T17 |
2222 |
395 |
0 |
0 |
| T18 |
7935 |
393 |
0 |
0 |
| T19 |
5621 |
380 |
0 |
0 |
| T20 |
14692 |
4630 |
0 |
0 |
| T21 |
0 |
734 |
0 |
0 |
| T22 |
0 |
228 |
0 |
0 |
| T23 |
0 |
11 |
0 |
0 |
| T24 |
1587 |
0 |
0 |
0 |
| T25 |
8221 |
0 |
0 |
0 |
| T26 |
2202 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34858330 |
34810788 |
0 |
0 |
| T1 |
402267 |
402054 |
0 |
0 |
| T2 |
401984 |
401770 |
0 |
0 |
| T3 |
403505 |
403245 |
0 |
0 |
| T4 |
401643 |
401397 |
0 |
0 |
| T5 |
403130 |
402959 |
0 |
0 |
| T6 |
401942 |
401741 |
0 |
0 |
| T7 |
4637 |
3841 |
0 |
0 |
| T8 |
401806 |
401584 |
0 |
0 |
| T9 |
401519 |
401249 |
0 |
0 |
| T10 |
401645 |
401388 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34858330 |
34810788 |
0 |
0 |
| T1 |
402267 |
402054 |
0 |
0 |
| T2 |
401984 |
401770 |
0 |
0 |
| T3 |
403505 |
403245 |
0 |
0 |
| T4 |
401643 |
401397 |
0 |
0 |
| T5 |
403130 |
402959 |
0 |
0 |
| T6 |
401942 |
401741 |
0 |
0 |
| T7 |
4637 |
3841 |
0 |
0 |
| T8 |
401806 |
401584 |
0 |
0 |
| T9 |
401519 |
401249 |
0 |
0 |
| T10 |
401645 |
401388 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34858330 |
34810788 |
0 |
0 |
| T1 |
402267 |
402054 |
0 |
0 |
| T2 |
401984 |
401770 |
0 |
0 |
| T3 |
403505 |
403245 |
0 |
0 |
| T4 |
401643 |
401397 |
0 |
0 |
| T5 |
403130 |
402959 |
0 |
0 |
| T6 |
401942 |
401741 |
0 |
0 |
| T7 |
4637 |
3841 |
0 |
0 |
| T8 |
401806 |
401584 |
0 |
0 |
| T9 |
401519 |
401249 |
0 |
0 |
| T10 |
401645 |
401388 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
231 |
231 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34858330 |
127497 |
0 |
0 |
| T1 |
402267 |
12 |
0 |
0 |
| T2 |
401984 |
12 |
0 |
0 |
| T3 |
403505 |
13 |
0 |
0 |
| T4 |
401643 |
12 |
0 |
0 |
| T5 |
403130 |
13 |
0 |
0 |
| T6 |
401942 |
13 |
0 |
0 |
| T7 |
4637 |
3 |
0 |
0 |
| T8 |
401806 |
12 |
0 |
0 |
| T9 |
401519 |
12 |
0 |
0 |
| T10 |
401645 |
12 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34858330 |
34810788 |
0 |
0 |
| T1 |
402267 |
402054 |
0 |
0 |
| T2 |
401984 |
401770 |
0 |
0 |
| T3 |
403505 |
403245 |
0 |
0 |
| T4 |
401643 |
401397 |
0 |
0 |
| T5 |
403130 |
402959 |
0 |
0 |
| T6 |
401942 |
401741 |
0 |
0 |
| T7 |
4637 |
3841 |
0 |
0 |
| T8 |
401806 |
401584 |
0 |
0 |
| T9 |
401519 |
401249 |
0 |
0 |
| T10 |
401645 |
401388 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34858330 |
34810788 |
0 |
0 |
| T1 |
402267 |
402054 |
0 |
0 |
| T2 |
401984 |
401770 |
0 |
0 |
| T3 |
403505 |
403245 |
0 |
0 |
| T4 |
401643 |
401397 |
0 |
0 |
| T5 |
403130 |
402959 |
0 |
0 |
| T6 |
401942 |
401741 |
0 |
0 |
| T7 |
4637 |
3841 |
0 |
0 |
| T8 |
401806 |
401584 |
0 |
0 |
| T9 |
401519 |
401249 |
0 |
0 |
| T10 |
401645 |
401388 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34858330 |
34810788 |
0 |
0 |
| T1 |
402267 |
402054 |
0 |
0 |
| T2 |
401984 |
401770 |
0 |
0 |
| T3 |
403505 |
403245 |
0 |
0 |
| T4 |
401643 |
401397 |
0 |
0 |
| T5 |
403130 |
402959 |
0 |
0 |
| T6 |
401942 |
401741 |
0 |
0 |
| T7 |
4637 |
3841 |
0 |
0 |
| T8 |
401806 |
401584 |
0 |
0 |
| T9 |
401519 |
401249 |
0 |
0 |
| T10 |
401645 |
401388 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
231 |
231 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34858330 |
117430 |
0 |
0 |
| T1 |
402267 |
43 |
0 |
0 |
| T2 |
401984 |
12 |
0 |
0 |
| T3 |
403505 |
13 |
0 |
0 |
| T4 |
401643 |
12 |
0 |
0 |
| T5 |
403130 |
13 |
0 |
0 |
| T6 |
401942 |
53 |
0 |
0 |
| T7 |
4637 |
13 |
0 |
0 |
| T8 |
401806 |
12 |
0 |
0 |
| T9 |
401519 |
12 |
0 |
0 |
| T10 |
401645 |
12 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34858330 |
34810788 |
0 |
0 |
| T1 |
402267 |
402054 |
0 |
0 |
| T2 |
401984 |
401770 |
0 |
0 |
| T3 |
403505 |
403245 |
0 |
0 |
| T4 |
401643 |
401397 |
0 |
0 |
| T5 |
403130 |
402959 |
0 |
0 |
| T6 |
401942 |
401741 |
0 |
0 |
| T7 |
4637 |
3841 |
0 |
0 |
| T8 |
401806 |
401584 |
0 |
0 |
| T9 |
401519 |
401249 |
0 |
0 |
| T10 |
401645 |
401388 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34858330 |
34810788 |
0 |
0 |
| T1 |
402267 |
402054 |
0 |
0 |
| T2 |
401984 |
401770 |
0 |
0 |
| T3 |
403505 |
403245 |
0 |
0 |
| T4 |
401643 |
401397 |
0 |
0 |
| T5 |
403130 |
402959 |
0 |
0 |
| T6 |
401942 |
401741 |
0 |
0 |
| T7 |
4637 |
3841 |
0 |
0 |
| T8 |
401806 |
401584 |
0 |
0 |
| T9 |
401519 |
401249 |
0 |
0 |
| T10 |
401645 |
401388 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34858330 |
34810788 |
0 |
0 |
| T1 |
402267 |
402054 |
0 |
0 |
| T2 |
401984 |
401770 |
0 |
0 |
| T3 |
403505 |
403245 |
0 |
0 |
| T4 |
401643 |
401397 |
0 |
0 |
| T5 |
403130 |
402959 |
0 |
0 |
| T6 |
401942 |
401741 |
0 |
0 |
| T7 |
4637 |
3841 |
0 |
0 |
| T8 |
401806 |
401584 |
0 |
0 |
| T9 |
401519 |
401249 |
0 |
0 |
| T10 |
401645 |
401388 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
231 |
231 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 19 | 86.36 |
| ALWAYS | 70 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 154 | 1 | 0 | 0.00 |
| ALWAYS | 157 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 175 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 84 |
1 |
1 |
| 85 |
1 |
1 |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 88 |
1 |
1 |
| 92 |
1 |
1 |
| 93 |
1 |
1 |
| 98 |
1 |
1 |
| 99 |
1 |
1 |
| 100 |
1 |
1 |
| 145 |
1 |
1 |
| 146 |
1 |
1 |
| 154 |
0 |
1 |
| 157 |
1 |
1 |
| 158 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 175 |
0 |
1 |
| 176 |
1 |
1 |
| 180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
| Conditions | 26 | 11 | 42.31 |
| Logical | 26 | 11 | 42.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Not Covered | |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Not Covered | |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
10 |
6 |
60.00 |
| TERNARY |
88 |
3 |
1 |
33.33 |
| TERNARY |
180 |
2 |
1 |
50.00 |
| IF |
70 |
3 |
3 |
100.00 |
| IF |
165 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Not Covered |
|
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 165 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34228874 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34228874 |
34206381 |
0 |
0 |
| T1 |
402267 |
402054 |
0 |
0 |
| T2 |
401984 |
401770 |
0 |
0 |
| T3 |
403505 |
403245 |
0 |
0 |
| T4 |
401643 |
401397 |
0 |
0 |
| T5 |
403130 |
402959 |
0 |
0 |
| T6 |
401942 |
401741 |
0 |
0 |
| T7 |
4637 |
3841 |
0 |
0 |
| T8 |
401806 |
401584 |
0 |
0 |
| T9 |
401519 |
401249 |
0 |
0 |
| T10 |
401645 |
401388 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34228874 |
34206381 |
0 |
0 |
| T1 |
402267 |
402054 |
0 |
0 |
| T2 |
401984 |
401770 |
0 |
0 |
| T3 |
403505 |
403245 |
0 |
0 |
| T4 |
401643 |
401397 |
0 |
0 |
| T5 |
403130 |
402959 |
0 |
0 |
| T6 |
401942 |
401741 |
0 |
0 |
| T7 |
4637 |
3841 |
0 |
0 |
| T8 |
401806 |
401584 |
0 |
0 |
| T9 |
401519 |
401249 |
0 |
0 |
| T10 |
401645 |
401388 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34228874 |
34206381 |
0 |
0 |
| T1 |
402267 |
402054 |
0 |
0 |
| T2 |
401984 |
401770 |
0 |
0 |
| T3 |
403505 |
403245 |
0 |
0 |
| T4 |
401643 |
401397 |
0 |
0 |
| T5 |
403130 |
402959 |
0 |
0 |
| T6 |
401942 |
401741 |
0 |
0 |
| T7 |
4637 |
3841 |
0 |
0 |
| T8 |
401806 |
401584 |
0 |
0 |
| T9 |
401519 |
401249 |
0 |
0 |
| T10 |
401645 |
401388 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
34228874 |
0 |
0 |
0 |