Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T8,T4 |
1 | 0 | Covered | T2,T8,T4 |
1 | 1 | Covered | T2,T8,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T8,T4 |
1 | 0 | Covered | T2,T8,T11 |
1 | 1 | Covered | T2,T8,T4 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1860600 |
1768 |
0 |
0 |
T2 |
3946 |
4 |
0 |
0 |
T3 |
13182 |
0 |
0 |
0 |
T4 |
35019 |
40 |
0 |
0 |
T5 |
0 |
4 |
0 |
0 |
T7 |
12406 |
0 |
0 |
0 |
T8 |
4788 |
4 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T13 |
3609 |
0 |
0 |
0 |
T14 |
2381 |
0 |
0 |
0 |
T15 |
3276 |
0 |
0 |
0 |
T20 |
9851 |
0 |
0 |
0 |
T21 |
9227 |
0 |
0 |
0 |
T26 |
0 |
18 |
0 |
0 |
T30 |
0 |
15 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T46 |
0 |
14 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3663993 |
1797 |
0 |
0 |
T2 |
3946 |
4 |
0 |
0 |
T3 |
13182 |
0 |
0 |
0 |
T4 |
35019 |
40 |
0 |
0 |
T5 |
0 |
4 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
12406 |
0 |
0 |
0 |
T8 |
4788 |
4 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T13 |
3609 |
0 |
0 |
0 |
T14 |
2381 |
0 |
0 |
0 |
T15 |
3276 |
0 |
0 |
0 |
T20 |
9851 |
0 |
0 |
0 |
T21 |
9227 |
0 |
0 |
0 |
T26 |
0 |
9 |
0 |
0 |
T30 |
0 |
18 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T46 |
0 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wake_events_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 6 | 85.71 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
0 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wake_events_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 6 | 2 | 33.33 |
Logical | 6 | 2 | 33.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
1 | 1 | Unreachable | |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_reg.u_wake_events_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_wake_events_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
19069 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1822462 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T8,T4 |
1 | 0 | Covered | T2,T8,T4 |
1 | 1 | Covered | T2,T8,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T8,T4 |
1 | 0 | Covered | T2,T8,T11 |
1 | 1 | Covered | T2,T8,T4 |
Branch Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
19069 |
879 |
0 |
0 |
T2 |
45 |
2 |
0 |
0 |
T3 |
215 |
0 |
0 |
0 |
T4 |
592 |
20 |
0 |
0 |
T5 |
0 |
2 |
0 |
0 |
T7 |
100 |
0 |
0 |
0 |
T8 |
55 |
2 |
0 |
0 |
T11 |
0 |
8 |
0 |
0 |
T13 |
22 |
0 |
0 |
0 |
T14 |
37 |
0 |
0 |
0 |
T15 |
25 |
0 |
0 |
0 |
T20 |
42 |
0 |
0 |
0 |
T21 |
57 |
0 |
0 |
0 |
T26 |
0 |
9 |
0 |
0 |
T30 |
0 |
7 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T46 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1822462 |
908 |
0 |
0 |
T2 |
3901 |
2 |
0 |
0 |
T3 |
12967 |
0 |
0 |
0 |
T4 |
34427 |
20 |
0 |
0 |
T5 |
0 |
2 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
12306 |
0 |
0 |
0 |
T8 |
4733 |
2 |
0 |
0 |
T11 |
0 |
8 |
0 |
0 |
T13 |
3587 |
0 |
0 |
0 |
T14 |
2344 |
0 |
0 |
0 |
T15 |
3251 |
0 |
0 |
0 |
T20 |
9809 |
0 |
0 |
0 |
T21 |
9170 |
0 |
0 |
0 |
T30 |
0 |
10 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T46 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T8,T4 |
1 | 0 | Covered | T2,T8,T4 |
1 | 1 | Covered | T2,T8,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T8,T4 |
1 | 0 | Covered | T2,T8,T11 |
1 | 1 | Covered | T2,T8,T4 |
Branch Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1822462 |
889 |
0 |
0 |
T2 |
3901 |
2 |
0 |
0 |
T3 |
12967 |
0 |
0 |
0 |
T4 |
34427 |
20 |
0 |
0 |
T5 |
0 |
2 |
0 |
0 |
T7 |
12306 |
0 |
0 |
0 |
T8 |
4733 |
2 |
0 |
0 |
T11 |
0 |
8 |
0 |
0 |
T13 |
3587 |
0 |
0 |
0 |
T14 |
2344 |
0 |
0 |
0 |
T15 |
3251 |
0 |
0 |
0 |
T20 |
9809 |
0 |
0 |
0 |
T21 |
9170 |
0 |
0 |
0 |
T26 |
0 |
9 |
0 |
0 |
T30 |
0 |
8 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T46 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
19069 |
889 |
0 |
0 |
T2 |
45 |
2 |
0 |
0 |
T3 |
215 |
0 |
0 |
0 |
T4 |
592 |
20 |
0 |
0 |
T5 |
0 |
2 |
0 |
0 |
T7 |
100 |
0 |
0 |
0 |
T8 |
55 |
2 |
0 |
0 |
T11 |
0 |
8 |
0 |
0 |
T13 |
22 |
0 |
0 |
0 |
T14 |
37 |
0 |
0 |
0 |
T15 |
25 |
0 |
0 |
0 |
T20 |
42 |
0 |
0 |
0 |
T21 |
57 |
0 |
0 |
0 |
T26 |
0 |
9 |
0 |
0 |
T30 |
0 |
8 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T46 |
0 |
7 |
0 |
0 |