Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=10,ResetVal=0,BitMask=769,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=1,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T70,T71,T19 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T15,T16 |
1 | 0 | Covered | T19,T20,T21 |
1 | 1 | Covered | T19,T20,T21 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Not Covered | |
1 | 0 | Covered | T19,T20,T21 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T19,T20,T21 |
1 | 1 | Covered | T19,T20,T21 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T72,T73,T70 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T15,T16 |
1 | 0 | Covered | T19,T20,T21 |
1 | 1 | Covered | T19,T20,T21 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T19,T20,T21 |
1 | - | Not Covered | |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T19,T20,T21 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T19,T20,T21 |
1 | 1 | Covered | T19,T20,T21 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T11,T12,T13 |
0 |
1 |
- |
Covered |
T19,T20,T21 |
0 |
0 |
1 |
Covered |
T19,T20,T21 |
0 |
0 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T11,T12,T13 |
0 |
1 |
- |
Covered |
T19,T20,T21 |
0 |
0 |
1 |
Covered |
T19,T20,T21 |
0 |
0 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
564568525 |
2789748 |
0 |
0 |
T19 |
14573075 |
107228 |
0 |
0 |
T20 |
1364550 |
10827 |
0 |
0 |
T21 |
2079725 |
14911 |
0 |
0 |
T22 |
2234425 |
20780 |
0 |
0 |
T35 |
16127525 |
114329 |
0 |
0 |
T36 |
0 |
585 |
0 |
0 |
T39 |
18531725 |
145745 |
0 |
0 |
T53 |
1239525 |
0 |
0 |
0 |
T55 |
0 |
107392 |
0 |
0 |
T64 |
1054325 |
7736 |
0 |
0 |
T65 |
0 |
51105 |
0 |
0 |
T66 |
0 |
7723 |
0 |
0 |
T67 |
670825 |
0 |
0 |
0 |
T68 |
1063300 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5998975 |
5144700 |
0 |
0 |
T11 |
46775 |
28675 |
0 |
0 |
T12 |
13575 |
7950 |
0 |
0 |
T13 |
18500 |
12900 |
0 |
0 |
T19 |
136050 |
128825 |
0 |
0 |
T20 |
18175 |
12525 |
0 |
0 |
T49 |
22725 |
15525 |
0 |
0 |
T50 |
17150 |
11550 |
0 |
0 |
T51 |
15925 |
10325 |
0 |
0 |
T67 |
19875 |
12700 |
0 |
0 |
T74 |
10925 |
5350 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
564568525 |
6864 |
0 |
0 |
T19 |
14573075 |
268 |
0 |
0 |
T20 |
1364550 |
25 |
0 |
0 |
T21 |
2079725 |
50 |
0 |
0 |
T22 |
2234425 |
50 |
0 |
0 |
T35 |
16127525 |
290 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T39 |
18531725 |
325 |
0 |
0 |
T53 |
1239525 |
0 |
0 |
0 |
T55 |
0 |
254 |
0 |
0 |
T64 |
1054325 |
25 |
0 |
0 |
T65 |
0 |
133 |
0 |
0 |
T66 |
0 |
25 |
0 |
0 |
T67 |
670825 |
0 |
0 |
0 |
T68 |
1063300 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
564568525 |
561193625 |
0 |
0 |
T11 |
1201225 |
1168075 |
0 |
0 |
T12 |
699450 |
683125 |
0 |
0 |
T13 |
1305400 |
1289150 |
0 |
0 |
T19 |
14573075 |
14549550 |
0 |
0 |
T20 |
1364550 |
1340550 |
0 |
0 |
T49 |
696150 |
670050 |
0 |
0 |
T50 |
1227500 |
1204425 |
0 |
0 |
T51 |
946075 |
928925 |
0 |
0 |
T67 |
670825 |
640800 |
0 |
0 |
T74 |
544350 |
519300 |
0 |
0 |