Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sensor_ctrl_reg_top
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.69 97.33 71.67 93.75 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_systems_sensor_ctrl_reg_0.1/rtl/sensor_ctrl_reg_top.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_sensor_ctrl_aon.u_reg 90.69 97.33 71.67 93.75 100.00



Module Instance : tb.dut.top_earlgrey.u_sensor_ctrl_aon.u_reg

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.69 97.33 71.67 93.75 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
82.44 77.35 72.06 80.35 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
49.50 23.29 16.95 57.27 100.00 50.00 u_sensor_ctrl_aon


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_alert_test_fatal_alert 100.00 100.00
u_alert_test_recov_alert 100.00 100.00
u_alert_trig_val_0 50.53 44.44 50.00 57.14
u_alert_trig_val_1 50.53 44.44 50.00 57.14
u_alert_trig_val_10 50.53 44.44 50.00 57.14
u_alert_trig_val_2 50.53 44.44 50.00 57.14
u_alert_trig_val_3 50.53 44.44 50.00 57.14
u_alert_trig_val_4 50.53 44.44 50.00 57.14
u_alert_trig_val_5 50.53 44.44 50.00 57.14
u_alert_trig_val_6 50.53 44.44 50.00 57.14
u_alert_trig_val_7 50.53 44.44 50.00 57.14
u_alert_trig_val_8 50.53 44.44 50.00 57.14
u_alert_trig_val_9 50.53 44.44 50.00 57.14
u_cfg_regwen 100.00 100.00 100.00 100.00
u_chk 100.00 100.00 100.00
u_fatal_alert_en_val_0 96.30 88.89 100.00 100.00
u_fatal_alert_en_val_1 100.00 100.00 100.00 100.00
u_fatal_alert_en_val_10 100.00 100.00 100.00 100.00
u_fatal_alert_en_val_2 96.30 88.89 100.00 100.00
u_fatal_alert_en_val_3 96.30 88.89 100.00 100.00
u_fatal_alert_en_val_4 96.30 88.89 100.00 100.00
u_fatal_alert_en_val_5 100.00 100.00 100.00 100.00
u_fatal_alert_en_val_6 96.30 88.89 100.00 100.00
u_fatal_alert_en_val_7 96.30 88.89 100.00 100.00
u_fatal_alert_en_val_8 96.30 88.89 100.00 100.00
u_fatal_alert_en_val_9 100.00 100.00 100.00 100.00
u_fatal_alert_val_0 47.78 33.33 50.00 60.00
u_fatal_alert_val_1 47.78 33.33 50.00 60.00
u_fatal_alert_val_10 47.78 33.33 50.00 60.00
u_fatal_alert_val_11 58.89 66.67 50.00 60.00
u_fatal_alert_val_2 47.78 33.33 50.00 60.00
u_fatal_alert_val_3 47.78 33.33 50.00 60.00
u_fatal_alert_val_4 47.78 33.33 50.00 60.00
u_fatal_alert_val_5 47.78 33.33 50.00 60.00
u_fatal_alert_val_6 47.78 33.33 50.00 60.00
u_fatal_alert_val_7 47.78 33.33 50.00 60.00
u_fatal_alert_val_8 47.78 33.33 50.00 60.00
u_fatal_alert_val_9 47.78 33.33 50.00 60.00
u_intr_enable_init_status_change 96.30 88.89 100.00 100.00
u_intr_enable_io_status_change 96.30 88.89 100.00 100.00
u_intr_state_init_status_change 91.67 100.00 75.00 100.00
u_intr_state_io_status_change 91.67 100.00 75.00 100.00
u_intr_test_init_status_change 50.00 50.00
u_intr_test_io_status_change 50.00 50.00
u_prim_reg_we_check 100.00 100.00
u_recov_alert_val_0 85.19 88.89 66.67 100.00
u_recov_alert_val_1 85.19 88.89 66.67 100.00
u_recov_alert_val_10 85.19 88.89 66.67 100.00
u_recov_alert_val_2 85.19 88.89 66.67 100.00
u_recov_alert_val_3 85.19 88.89 66.67 100.00
u_recov_alert_val_4 85.19 88.89 66.67 100.00
u_recov_alert_val_5 85.19 88.89 66.67 100.00
u_recov_alert_val_6 85.19 88.89 66.67 100.00
u_recov_alert_val_7 85.19 88.89 66.67 100.00
u_recov_alert_val_8 85.19 88.89 66.67 100.00
u_recov_alert_val_9 85.19 88.89 66.67 100.00
u_reg_if 82.82 85.71 72.84 72.73 100.00
u_rsp_intg_gen 100.00 100.00 100.00
u_status_ast_init_done 62.59 77.78 50.00 60.00
u_status_io_pok 62.59 77.78 50.00 60.00


Since this is the module's only instance, the coverage report is the same as for the module.
Line Coverage for Module : sensor_ctrl_reg_top
Line No.TotalCoveredPercent
TOTAL15014697.33
ALWAYS714375.00
CONT_ASSIGN8011100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN12111100.00
CONT_ASSIGN12211100.00
CONT_ASSIGN346100.00
CONT_ASSIGN361100.00
CONT_ASSIGN377100.00
CONT_ASSIGN38311100.00
CONT_ASSIGN39811100.00
CONT_ASSIGN41411100.00
CONT_ASSIGN74911100.00
ALWAYS17341111100.00
CONT_ASSIGN174711100.00
ALWAYS175111100.00
CONT_ASSIGN176511100.00
CONT_ASSIGN176711100.00
CONT_ASSIGN176911100.00
CONT_ASSIGN177011100.00
CONT_ASSIGN177211100.00
CONT_ASSIGN177411100.00
CONT_ASSIGN177511100.00
CONT_ASSIGN177711100.00
CONT_ASSIGN177911100.00
CONT_ASSIGN178011100.00
CONT_ASSIGN178211100.00
CONT_ASSIGN178411100.00
CONT_ASSIGN178511100.00
CONT_ASSIGN178711100.00
CONT_ASSIGN178811100.00
CONT_ASSIGN179011100.00
CONT_ASSIGN179211100.00
CONT_ASSIGN179411100.00
CONT_ASSIGN179611100.00
CONT_ASSIGN179811100.00
CONT_ASSIGN180011100.00
CONT_ASSIGN180211100.00
CONT_ASSIGN180411100.00
CONT_ASSIGN180611100.00
CONT_ASSIGN180811100.00
CONT_ASSIGN181011100.00
CONT_ASSIGN181111100.00
CONT_ASSIGN181311100.00
CONT_ASSIGN181511100.00
CONT_ASSIGN181711100.00
CONT_ASSIGN181911100.00
CONT_ASSIGN182111100.00
CONT_ASSIGN182311100.00
CONT_ASSIGN182511100.00
CONT_ASSIGN182711100.00
CONT_ASSIGN182911100.00
CONT_ASSIGN183111100.00
CONT_ASSIGN183311100.00
CONT_ASSIGN183411100.00
CONT_ASSIGN183611100.00
CONT_ASSIGN183811100.00
CONT_ASSIGN184011100.00
CONT_ASSIGN184211100.00
CONT_ASSIGN184411100.00
CONT_ASSIGN184611100.00
CONT_ASSIGN184811100.00
CONT_ASSIGN185011100.00
CONT_ASSIGN185211100.00
CONT_ASSIGN185411100.00
CONT_ASSIGN185611100.00
ALWAYS18601111100.00
ALWAYS18755858100.00
CONT_ASSIGN197400
CONT_ASSIGN198211100.00
CONT_ASSIGN198311100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_systems_sensor_ctrl_reg_0.1/rtl/sensor_ctrl_reg_top.sv' or '../src/lowrisc_systems_sensor_ctrl_reg_0.1/rtl/sensor_ctrl_reg_top.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
71 1 1
72 1 1
73 1 1
74 0 1
MISSING_ELSE
80 1 1
92 1 1
93 1 1
121 1 1
122 1 1
346 0 1
361 0 1
377 0 1
383 1 1
398 1 1
414 1 1
749 1 1
1734 1 1
1735 1 1
1736 1 1
1737 1 1
1738 1 1
1739 1 1
1740 1 1
1741 1 1
1742 1 1
1743 1 1
1744 1 1
1747 1 1
1751 1 1
1765 1 1
1767 1 1
1769 1 1
1770 1 1
1772 1 1
1774 1 1
1775 1 1
1777 1 1
1779 1 1
1780 1 1
1782 1 1
1784 1 1
1785 1 1
1787 1 1
1788 1 1
1790 1 1
1792 1 1
1794 1 1
1796 1 1
1798 1 1
1800 1 1
1802 1 1
1804 1 1
1806 1 1
1808 1 1
1810 1 1
1811 1 1
1813 1 1
1815 1 1
1817 1 1
1819 1 1
1821 1 1
1823 1 1
1825 1 1
1827 1 1
1829 1 1
1831 1 1
1833 1 1
1834 1 1
1836 1 1
1838 1 1
1840 1 1
1842 1 1
1844 1 1
1846 1 1
1848 1 1
1850 1 1
1852 1 1
1854 1 1
1856 1 1
1860 1 1
1861 1 1
1862 1 1
1863 1 1
1864 1 1
1865 1 1
1866 1 1
1867 1 1
1868 1 1
1869 1 1
1870 1 1
1875 1 1
1876 1 1
1878 1 1
1879 1 1
1883 1 1
1884 1 1
1888 1 1
1889 1 1
1893 1 1
1894 1 1
1898 1 1
1902 1 1
1903 1 1
1904 1 1
1905 1 1
1906 1 1
1907 1 1
1908 1 1
1909 1 1
1910 1 1
1911 1 1
1912 1 1
1916 1 1
1917 1 1
1918 1 1
1919 1 1
1920 1 1
1921 1 1
1922 1 1
1923 1 1
1924 1 1
1925 1 1
1926 1 1
1930 1 1
1931 1 1
1932 1 1
1933 1 1
1934 1 1
1935 1 1
1936 1 1
1937 1 1
1938 1 1
1939 1 1
1940 1 1
1944 1 1
1945 1 1
1946 1 1
1947 1 1
1948 1 1
1949 1 1
1950 1 1
1951 1 1
1952 1 1
1953 1 1
1954 1 1
1955 1 1
1959 1 1
1960 1 1
1974 unreachable
1982 1 1
1983 1 1


Cond Coverage for Module : sensor_ctrl_reg_top
TotalCoveredPercent
Conditions1208671.67
Logical1208671.67
Non-Logical00
Event00

 LINE       61
 EXPRESSION (reg_we && ((!addrmiss)))
             ---1--    ------2------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT37

 LINE       73
 EXPRESSION (intg_err || reg_we_err)
             ----1---    -----2----
-1--2-StatusTests
00CoveredT1,T2,T3
01Not Covered
10Not Covered

 LINE       80
 EXPRESSION (err_q | intg_err | reg_we_err)
             --1--   ----2---   -----3----
-1--2--3-StatusTests
000CoveredT1,T2,T3
001Not Covered
010Not Covered
100Not Covered

 LINE       122
 EXPRESSION ((devmode_i & addrmiss) | wr_err | intg_err)
             -----------1----------   ---2--   ----3---
-1--2--3-StatusTests
000CoveredT1,T2,T3
001Not Covered
010Not Covered
100Not Covered

 LINE       122
 SUB-EXPRESSION (devmode_i & addrmiss)
                 ----1----   ----2---
-1--2-StatusTests
01Unreachable
10CoveredT1,T2,T3
11Not Covered

 LINE       749
 EXPRESSION (fatal_alert_en_we & cfg_regwen_qs)
             --------1--------   ------2------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT37

 LINE       1735
 EXPRESSION (reg_addr == sensor_ctrl_reg_pkg::SENSOR_CTRL_INTR_STATE_OFFSET)
            --------------------------------1-------------------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

 LINE       1736
 EXPRESSION (reg_addr == sensor_ctrl_reg_pkg::SENSOR_CTRL_INTR_ENABLE_OFFSET)
            --------------------------------1--------------------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

 LINE       1737
 EXPRESSION (reg_addr == sensor_ctrl_reg_pkg::SENSOR_CTRL_INTR_TEST_OFFSET)
            -------------------------------1-------------------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

 LINE       1738
 EXPRESSION (reg_addr == sensor_ctrl_reg_pkg::SENSOR_CTRL_ALERT_TEST_OFFSET)
            --------------------------------1-------------------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

 LINE       1739
 EXPRESSION (reg_addr == sensor_ctrl_reg_pkg::SENSOR_CTRL_CFG_REGWEN_OFFSET)
            --------------------------------1-------------------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

 LINE       1740
 EXPRESSION (reg_addr == sensor_ctrl_reg_pkg::SENSOR_CTRL_ALERT_TRIG_OFFSET)
            --------------------------------1-------------------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

 LINE       1741
 EXPRESSION (reg_addr == sensor_ctrl_reg_pkg::SENSOR_CTRL_FATAL_ALERT_EN_OFFSET)
            ----------------------------------1---------------------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

 LINE       1742
 EXPRESSION (reg_addr == sensor_ctrl_reg_pkg::SENSOR_CTRL_RECOV_ALERT_OFFSET)
            --------------------------------1--------------------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

 LINE       1743
 EXPRESSION (reg_addr == sensor_ctrl_reg_pkg::SENSOR_CTRL_FATAL_ALERT_OFFSET)
            --------------------------------1--------------------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

 LINE       1744
 EXPRESSION (reg_addr == sensor_ctrl_reg_pkg::SENSOR_CTRL_STATUS_OFFSET)
            ------------------------------1-----------------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

 LINE       1747
 EXPRESSION ((reg_re || reg_we) ? ((~|addr_hit)) : 1'b0)
             ---------1--------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT37

 LINE       1747
 SUB-EXPRESSION (reg_re || reg_we)
                 ---1--    ---2--
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT37
10CoveredT37

 LINE       1751
 EXPRESSION 
 Number  Term
      1  reg_we & 
      2  ((addr_hit[0] & ((|(4'b1 & (~reg_be))))) | (addr_hit[1] & ((|(4'b1 & (~reg_be))))) | (addr_hit[2] & ((|(4'b1 & (~reg_be))))) | (addr_hit[3] & ((|(4'b1 & (~reg_be))))) | (addr_hit[4] & ((|(4'b1 & (~reg_be))))) | (addr_hit[5] & ((|(4'b0011 & (~reg_be))))) | (addr_hit[6] & ((|(4'b0011 & (~reg_be))))) | (addr_hit[7] & ((|(4'b0011 & (~reg_be))))) | (addr_hit[8] & ((|(4'b0011 & (~reg_be))))) | (addr_hit[9] & ((|(4'b1 & (~reg_be)))))))
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT37
11Not Covered

 LINE       1751
 SUB-EXPRESSION 
 Number  Term
      1  (addr_hit[0] & ((|(4'b1 & (~reg_be))))) | 
      2  (addr_hit[1] & ((|(4'b1 & (~reg_be))))) | 
      3  (addr_hit[2] & ((|(4'b1 & (~reg_be))))) | 
      4  (addr_hit[3] & ((|(4'b1 & (~reg_be))))) | 
      5  (addr_hit[4] & ((|(4'b1 & (~reg_be))))) | 
      6  (addr_hit[5] & ((|(4'b0011 & (~reg_be))))) | 
      7  (addr_hit[6] & ((|(4'b0011 & (~reg_be))))) | 
      8  (addr_hit[7] & ((|(4'b0011 & (~reg_be))))) | 
      9  (addr_hit[8] & ((|(4'b0011 & (~reg_be))))) | 
     10  (addr_hit[9] & ((|(4'b1 & (~reg_be))))))
-1--2--3--4--5--6--7--8--9--10-StatusTests
0000000000CoveredT1,T2,T3
0000000001Not Covered
0000000010CoveredT1,T2,T3
0000000100CoveredT1,T2,T3
0000001000CoveredT1,T2,T3
0000010000CoveredT1,T2,T3
0000100000Not Covered
0001000000Not Covered
0010000000Not Covered
0100000000Not Covered
1000000000CoveredT1,T2,T3

 LINE       1751
 SUB-EXPRESSION (addr_hit[0] & ((|(4'b1 & (~reg_be)))))
                 -----1-----   -----------2-----------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       1751
 SUB-EXPRESSION (addr_hit[1] & ((|(4'b1 & (~reg_be)))))
                 -----1-----   -----------2-----------
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11Not Covered

 LINE       1751
 SUB-EXPRESSION (addr_hit[2] & ((|(4'b1 & (~reg_be)))))
                 -----1-----   -----------2-----------
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11Not Covered

 LINE       1751
 SUB-EXPRESSION (addr_hit[3] & ((|(4'b1 & (~reg_be)))))
                 -----1-----   -----------2-----------
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11Not Covered

 LINE       1751
 SUB-EXPRESSION (addr_hit[4] & ((|(4'b1 & (~reg_be)))))
                 -----1-----   -----------2-----------
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11Not Covered

 LINE       1751
 SUB-EXPRESSION (addr_hit[5] & ((|(4'b0011 & (~reg_be)))))
                 -----1-----   -------------2------------
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       1751
 SUB-EXPRESSION (addr_hit[6] & ((|(4'b0011 & (~reg_be)))))
                 -----1-----   -------------2------------
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       1751
 SUB-EXPRESSION (addr_hit[7] & ((|(4'b0011 & (~reg_be)))))
                 -----1-----   -------------2------------
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       1751
 SUB-EXPRESSION (addr_hit[8] & ((|(4'b0011 & (~reg_be)))))
                 -----1-----   -------------2------------
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       1751
 SUB-EXPRESSION (addr_hit[9] & ((|(4'b1 & (~reg_be)))))
                 -----1-----   -----------2-----------
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11Not Covered

 LINE       1765
 EXPRESSION (addr_hit[0] & reg_we & ((!reg_error)))
             -----1-----   ---2--   -------3------
-1--2--3-StatusTests
011CoveredT37
101CoveredT1,T2,T3
110Not Covered
111Not Covered

 LINE       1770
 EXPRESSION (addr_hit[1] & reg_we & ((!reg_error)))
             -----1-----   ---2--   -------3------
-1--2--3-StatusTests
011CoveredT37
101CoveredT1,T2,T3
110Not Covered
111CoveredT37

 LINE       1775
 EXPRESSION (addr_hit[2] & reg_we & ((!reg_error)))
             -----1-----   ---2--   -------3------
-1--2--3-StatusTests
011CoveredT37
101CoveredT1,T2,T3
110Not Covered
111Not Covered

 LINE       1780
 EXPRESSION (addr_hit[3] & reg_we & ((!reg_error)))
             -----1-----   ---2--   -------3------
-1--2--3-StatusTests
011CoveredT37
101CoveredT1,T2,T3
110Not Covered
111CoveredT37

 LINE       1785
 EXPRESSION (addr_hit[4] & reg_we & ((!reg_error)))
             -----1-----   ---2--   -------3------
-1--2--3-StatusTests
011CoveredT37
101CoveredT1,T2,T3
110Not Covered
111CoveredT37

 LINE       1788
 EXPRESSION (addr_hit[5] & reg_we & ((!reg_error)))
             -----1-----   ---2--   -------3------
-1--2--3-StatusTests
011CoveredT37
101CoveredT1,T2,T3
110Not Covered
111Not Covered

 LINE       1811
 EXPRESSION (addr_hit[6] & reg_we & ((!reg_error)))
             -----1-----   ---2--   -------3------
-1--2--3-StatusTests
011CoveredT37
101CoveredT1,T2,T3
110Not Covered
111CoveredT37

 LINE       1834
 EXPRESSION (addr_hit[7] & reg_we & ((!reg_error)))
             -----1-----   ---2--   -------3------
-1--2--3-StatusTests
011CoveredT37
101CoveredT1,T2,T3
110Not Covered
111CoveredT37

Branch Coverage for Module : sensor_ctrl_reg_top
Line No.TotalCoveredPercent
Branches 16 15 93.75
TERNARY 1747 2 2 100.00
IF 71 3 2 66.67
CASE 1876 11 11 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_systems_sensor_ctrl_reg_0.1/rtl/sensor_ctrl_reg_top.sv' or '../src/lowrisc_systems_sensor_ctrl_reg_0.1/rtl/sensor_ctrl_reg_top.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 1747 ((reg_re || reg_we)) ?

Branches:
-1-StatusTests
1 Covered T37
0 Covered T1,T2,T3


LineNo. Expression -1-: 71 if ((!rst_ni)) -2-: 73 if ((intg_err || reg_we_err))

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 1876 case (1'b1)

Branches:
-1-StatusTests
addr_hit[0] Covered T1,T2,T3
addr_hit[1] Covered T1,T2,T3
addr_hit[2] Covered T1,T2,T3
addr_hit[3] Covered T1,T2,T3
addr_hit[4] Covered T1,T2,T3
addr_hit[5] Covered T1,T2,T3
addr_hit[6] Covered T1,T2,T3
addr_hit[7] Covered T1,T2,T3
addr_hit[8] Covered T1,T2,T3
addr_hit[9] Covered T1,T2,T3
default Covered T1,T2,T3


Assert Coverage for Module : sensor_ctrl_reg_top
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
en2addrHit 2169915 13 0 0
reAfterRv 2169915 13 0 0
rePulse 2169915 6 0 0
wePulse 2169915 7 0 0


en2addrHit
NameAttemptsReal SuccessesFailuresIncomplete
Total 2169915 13 0 0
T37 402890 13 0 0

reAfterRv
NameAttemptsReal SuccessesFailuresIncomplete
Total 2169915 13 0 0
T37 402890 13 0 0

rePulse
NameAttemptsReal SuccessesFailuresIncomplete
Total 2169915 6 0 0
T37 402890 6 0 0

wePulse
NameAttemptsReal SuccessesFailuresIncomplete
Total 2169915 7 0 0
T37 402890 7 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%