Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=10,ResetVal=0,BitMask=769,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=1,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T33,T101,T59 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T32,T33,T34 |
1 | 0 | Covered | T59,T56,T57 |
1 | 1 | Covered | T59,T56,T57 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T7,T8,T9 |
1 | 0 | Covered | T59,T56,T57 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T59,T56,T57 |
1 | 1 | Covered | T59,T56,T57 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T29,T30,T31 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T7,T8,T9 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T123,T328,T59 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T32,T33,T34 |
1 | 0 | Covered | T59,T56,T57 |
1 | 1 | Covered | T59,T56,T57 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T59,T56,T57 |
1 | - | Covered | T7,T8,T9 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T59,T56,T57 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T59,T56,T57 |
1 | 1 | Covered | T59,T56,T57 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T29,T30,T31 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T29,T30,T31 |
0 |
1 |
- |
Covered |
T59,T56,T57 |
0 |
0 |
1 |
Covered |
T59,T56,T57 |
0 |
0 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T29,T30,T31 |
0 |
1 |
- |
Covered |
T59,T56,T57 |
0 |
0 |
1 |
Covered |
T59,T56,T57 |
0 |
0 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1876146 |
0 |
0 |
T8 |
82658 |
2687 |
0 |
0 |
T9 |
0 |
461 |
0 |
0 |
T10 |
155807 |
2473 |
0 |
0 |
T13 |
469436 |
2091 |
0 |
0 |
T14 |
0 |
2061 |
0 |
0 |
T15 |
0 |
2191 |
0 |
0 |
T16 |
43477 |
3225 |
0 |
0 |
T17 |
0 |
418 |
0 |
0 |
T18 |
0 |
363 |
0 |
0 |
T56 |
2035860 |
33317 |
0 |
0 |
T57 |
2054055 |
34544 |
0 |
0 |
T59 |
266805 |
5926 |
0 |
0 |
T79 |
0 |
1159 |
0 |
0 |
T80 |
0 |
953 |
0 |
0 |
T85 |
109130 |
0 |
0 |
0 |
T86 |
87618 |
0 |
0 |
0 |
T105 |
50258 |
0 |
0 |
0 |
T110 |
88057 |
0 |
0 |
0 |
T174 |
51735 |
0 |
0 |
0 |
T201 |
28522 |
0 |
0 |
0 |
T211 |
66089 |
0 |
0 |
0 |
T214 |
23015 |
0 |
0 |
0 |
T293 |
0 |
7551 |
0 |
0 |
T294 |
0 |
15089 |
0 |
0 |
T295 |
0 |
3483 |
0 |
0 |
T296 |
0 |
11416 |
0 |
0 |
T297 |
0 |
1611 |
0 |
0 |
T329 |
0 |
357 |
0 |
0 |
T330 |
0 |
11266 |
0 |
0 |
T331 |
42134 |
0 |
0 |
0 |
T332 |
23429 |
0 |
0 |
0 |
T333 |
49193 |
0 |
0 |
0 |
T334 |
58663 |
0 |
0 |
0 |
T335 |
125937 |
0 |
0 |
0 |
T336 |
40146 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38653250 |
33438525 |
0 |
0 |
T1 |
9025 |
3375 |
0 |
0 |
T2 |
9175 |
3500 |
0 |
0 |
T3 |
10825 |
5200 |
0 |
0 |
T29 |
19575 |
12400 |
0 |
0 |
T30 |
35175 |
23575 |
0 |
0 |
T31 |
26000 |
13900 |
0 |
0 |
T56 |
147050 |
141400 |
0 |
0 |
T57 |
150800 |
143675 |
0 |
0 |
T59 |
28275 |
22650 |
0 |
0 |
T63 |
9000 |
3350 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
4652 |
0 |
0 |
T8 |
82658 |
6 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
155807 |
6 |
0 |
0 |
T13 |
469436 |
5 |
0 |
0 |
T14 |
0 |
6 |
0 |
0 |
T15 |
0 |
6 |
0 |
0 |
T16 |
43477 |
7 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T56 |
2035860 |
76 |
0 |
0 |
T57 |
2054055 |
85 |
0 |
0 |
T59 |
266805 |
14 |
0 |
0 |
T79 |
0 |
3 |
0 |
0 |
T80 |
0 |
3 |
0 |
0 |
T85 |
109130 |
0 |
0 |
0 |
T86 |
87618 |
0 |
0 |
0 |
T105 |
50258 |
0 |
0 |
0 |
T110 |
88057 |
0 |
0 |
0 |
T174 |
51735 |
0 |
0 |
0 |
T201 |
28522 |
0 |
0 |
0 |
T211 |
66089 |
0 |
0 |
0 |
T214 |
23015 |
0 |
0 |
0 |
T293 |
0 |
19 |
0 |
0 |
T294 |
0 |
36 |
0 |
0 |
T295 |
0 |
10 |
0 |
0 |
T296 |
0 |
31 |
0 |
0 |
T297 |
0 |
4 |
0 |
0 |
T329 |
0 |
1 |
0 |
0 |
T330 |
0 |
28 |
0 |
0 |
T331 |
42134 |
0 |
0 |
0 |
T332 |
23429 |
0 |
0 |
0 |
T333 |
49193 |
0 |
0 |
0 |
T334 |
58663 |
0 |
0 |
0 |
T335 |
125937 |
0 |
0 |
0 |
T336 |
40146 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
250200 |
230500 |
0 |
0 |
T2 |
251650 |
230825 |
0 |
0 |
T3 |
245100 |
229200 |
0 |
0 |
T29 |
697450 |
665400 |
0 |
0 |
T30 |
1164225 |
1126675 |
0 |
0 |
T31 |
725475 |
693450 |
0 |
0 |
T56 |
16965500 |
16935425 |
0 |
0 |
T57 |
17117125 |
17066650 |
0 |
0 |
T59 |
2223375 |
2210425 |
0 |
0 |
T63 |
251275 |
230700 |
0 |
0 |