Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
89.43 96.47 89.29 87.72 100.00 73.68 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 801514482 3738 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 801514482 3738 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 801514482 3738 0 0
T1 110565 2 0 0
T2 150727 2 0 0
T3 247509 2 0 0
T16 445248 3 0 0
T17 249743 4 0 0
T18 190191 2 0 0
T23 879715 11 0 0
T49 175099 1 0 0
T65 280776 2 0 0
T66 74306 1 0 0
T227 83002 4 0 0
T228 0 4 0 0
T229 0 4 0 0
T238 102469 9 0 0
T239 0 7 0 0
T254 0 7 0 0
T255 261751 0 0 0
T256 287260 0 0 0
T257 344789 0 0 0
T258 162609 0 0 0
T259 283975 0 0 0
T260 77381 0 0 0
T261 145960 0 0 0
T262 151157 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 801514482 3738 0 0
T1 110565 2 0 0
T2 150727 2 0 0
T3 247509 2 0 0
T16 445248 3 0 0
T17 249743 4 0 0
T18 190191 2 0 0
T23 879715 11 0 0
T49 175099 1 0 0
T65 280776 2 0 0
T66 74306 1 0 0
T227 83002 4 0 0
T228 0 4 0 0
T229 0 4 0 0
T238 102469 9 0 0
T239 0 7 0 0
T254 0 7 0 0
T255 261751 0 0 0
T256 287260 0 0 0
T257 344789 0 0 0
T258 162609 0 0 0
T259 283975 0 0 0
T260 77381 0 0 0
T261 145960 0 0 0
T262 151157 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 400757241 35 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 400757241 35 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 400757241 35 0 0
T227 83002 4 0 0
T228 0 4 0 0
T229 0 4 0 0
T238 102469 9 0 0
T239 0 7 0 0
T254 0 7 0 0
T255 261751 0 0 0
T256 287260 0 0 0
T257 344789 0 0 0
T258 162609 0 0 0
T259 283975 0 0 0
T260 77381 0 0 0
T261 145960 0 0 0
T262 151157 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 400757241 35 0 0
T227 83002 4 0 0
T228 0 4 0 0
T229 0 4 0 0
T238 102469 9 0 0
T239 0 7 0 0
T254 0 7 0 0
T255 261751 0 0 0
T256 287260 0 0 0
T257 344789 0 0 0
T258 162609 0 0 0
T259 283975 0 0 0
T260 77381 0 0 0
T261 145960 0 0 0
T262 151157 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 400757241 3703 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 400757241 3703 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 400757241 3703 0 0
T1 110565 2 0 0
T2 150727 2 0 0
T3 247509 2 0 0
T16 445248 3 0 0
T17 249743 4 0 0
T18 190191 2 0 0
T23 879715 11 0 0
T49 175099 1 0 0
T65 280776 2 0 0
T66 74306 1 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 400757241 3703 0 0
T1 110565 2 0 0
T2 150727 2 0 0
T3 247509 2 0 0
T16 445248 3 0 0
T17 249743 4 0 0
T18 190191 2 0 0
T23 879715 11 0 0
T49 175099 1 0 0
T65 280776 2 0 0
T66 74306 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%