Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : rv_dm
SCORELINECONDTOGGLEFSMBRANCHASSERT
81.46 81.46

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_ip_rv_dm_0.1/rtl/rv_dm.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_rv_dm 81.46 81.46



Module Instance : tb.dut.top_earlgrey.u_rv_dm

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
81.46 81.46


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
81.46 81.46


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.02 90.65 91.41 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : rv_dm
TotalCoveredPercent
Totals 82 50 60.98
Total Bits 906 738 81.46
Total Bits 0->1 453 369 81.46
Total Bits 1->0 453 369 81.46

Ports 82 50 60.98
Port Bits 906 738 81.46
Port Bits 0->1 453 369 81.46
Port Bits 1->0 453 369 81.46

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T3,T4,T20 Yes T1,T2,T3 INPUT
lc_hw_debug_en_i[3:0] Yes Yes T3,T4,T20 Yes T2,T3,T4 INPUT
pinmux_hw_debug_en_i[3:0] Yes Yes T4,T20,T33 Yes T2,T3,T4 INPUT
scanmode_i[3:0] Unreachable Unreachable Unreachable INPUT
scan_rst_ni Unreachable Unreachable Unreachable INPUT
ndmreset_req_o Yes Yes T69,T76,T43 Yes T69,T76,T43 OUTPUT
dmactive_o Yes Yes T33,T68,T70 Yes T33,T68,T69 OUTPUT
debug_req_o Yes Yes T69,T76,T110 Yes T69,T76,T110 OUTPUT
unavailable_i Unreachable Unreachable Unreachable INPUT
regs_tl_d_i.d_ready Yes Yes T3,T4,T20 Yes T1,T2,T3 INPUT
regs_tl_d_i.a_user.data_intg[1:0] Yes Yes T44 Yes T44 INPUT
regs_tl_d_i.a_user.data_intg[2] No No No INPUT
regs_tl_d_i.a_user.data_intg[3] Yes Yes *T44 Yes T44 INPUT
regs_tl_d_i.a_user.data_intg[4] No No No INPUT
regs_tl_d_i.a_user.data_intg[6:5] Yes Yes T44 Yes T44 INPUT
regs_tl_d_i.a_user.cmd_intg[0] Yes Yes *T44 Yes T44 INPUT
regs_tl_d_i.a_user.cmd_intg[1] No No No INPUT
regs_tl_d_i.a_user.cmd_intg[4:2] Yes Yes T44 Yes T44 INPUT
regs_tl_d_i.a_user.cmd_intg[5] No No No INPUT
regs_tl_d_i.a_user.cmd_intg[6] Yes Yes T44 Yes T44 INPUT
regs_tl_d_i.a_user.instr_type[0] Yes Yes *T44 Yes T44 INPUT
regs_tl_d_i.a_user.instr_type[2:1] No No No INPUT
regs_tl_d_i.a_user.instr_type[3] Yes Yes T44 Yes T44 INPUT
regs_tl_d_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
regs_tl_d_i.a_data[0] Yes Yes *T44 Yes T44 INPUT
regs_tl_d_i.a_data[3:1] No No No INPUT
regs_tl_d_i.a_data[6:4] Yes Yes T44 Yes T44 INPUT
regs_tl_d_i.a_data[7] No No No INPUT
regs_tl_d_i.a_data[8] Yes Yes *T44 Yes T44 INPUT
regs_tl_d_i.a_data[9] No No No INPUT
regs_tl_d_i.a_data[11:10] Yes Yes T44 Yes T44 INPUT
regs_tl_d_i.a_data[12] No No No INPUT
regs_tl_d_i.a_data[13] Yes Yes *T44 Yes T44 INPUT
regs_tl_d_i.a_data[15:14] No No No INPUT
regs_tl_d_i.a_data[19:16] Yes Yes T44 Yes T44 INPUT
regs_tl_d_i.a_data[21:20] No No No INPUT
regs_tl_d_i.a_data[23:22] Yes Yes T44 Yes T44 INPUT
regs_tl_d_i.a_data[25:24] No No No INPUT
regs_tl_d_i.a_data[26] Yes Yes *T44 Yes T44 INPUT
regs_tl_d_i.a_data[27] No No No INPUT
regs_tl_d_i.a_data[28] Yes Yes *T44 Yes T44 INPUT
regs_tl_d_i.a_data[30:29] No No No INPUT
regs_tl_d_i.a_data[31] Yes Yes T44 Yes T44 INPUT
regs_tl_d_i.a_mask[3:0] Yes Yes T44 Yes T44 INPUT
regs_tl_d_i.a_address[1:0] No No No INPUT
regs_tl_d_i.a_address[20:2] Unreachable Unreachable Unreachable INPUT
regs_tl_d_i.a_address[21] Yes Yes *T44 Yes T44 INPUT
regs_tl_d_i.a_address[23:22] Unreachable Unreachable Unreachable INPUT
regs_tl_d_i.a_address[24] Yes Yes *T44 Yes T44 INPUT
regs_tl_d_i.a_address[29:25] Unreachable Unreachable Unreachable INPUT
regs_tl_d_i.a_address[30] Yes Yes *T44 Yes T44 INPUT
regs_tl_d_i.a_address[31] Unreachable Unreachable Unreachable INPUT
regs_tl_d_i.a_source[0] Yes Yes *T44 Yes T44 INPUT
regs_tl_d_i.a_source[5:1] No No No INPUT
regs_tl_d_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
regs_tl_d_i.a_size[0] No No No INPUT
regs_tl_d_i.a_size[1] Yes Yes T44 Yes T44 INPUT
regs_tl_d_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
regs_tl_d_i.a_opcode[1:0] No No No INPUT
regs_tl_d_i.a_opcode[2] Yes Yes T44 Yes T44 INPUT
regs_tl_d_i.a_valid Yes Yes T44 Yes T44 INPUT
regs_tl_d_o.a_ready Yes Yes T44 Yes T44 OUTPUT
regs_tl_d_o.d_error No No No OUTPUT
regs_tl_d_o.d_user.data_intg[6:0] No No No OUTPUT
regs_tl_d_o.d_user.rsp_intg[1:0] Yes Yes T44 Yes T44 OUTPUT
regs_tl_d_o.d_user.rsp_intg[3:2] No No No OUTPUT
regs_tl_d_o.d_user.rsp_intg[5:4] Yes Yes T44 Yes T44 OUTPUT
regs_tl_d_o.d_user.rsp_intg[6] No No No OUTPUT
regs_tl_d_o.d_data[31:0] Yes Yes T44 Yes T44 OUTPUT
regs_tl_d_o.d_sink No No No OUTPUT
regs_tl_d_o.d_source[0] Yes Yes *T44 Yes T44 OUTPUT
regs_tl_d_o.d_source[5:1] No No No OUTPUT
regs_tl_d_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
regs_tl_d_o.d_size[0] No No No OUTPUT
regs_tl_d_o.d_size[1] Yes Yes T44 Yes T44 OUTPUT
regs_tl_d_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
regs_tl_d_o.d_opcode[0] Yes Yes *T44 Yes T44 OUTPUT
regs_tl_d_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
regs_tl_d_o.d_valid Yes Yes T44 Yes T44 OUTPUT
mem_tl_d_i.d_ready Yes Yes T3,T4,T20 Yes T1,T2,T3 INPUT
mem_tl_d_i.a_user.data_intg[6:0] Yes Yes T69,T76,T44 Yes T69,T76,T44 INPUT
mem_tl_d_i.a_user.cmd_intg[6:0] Yes Yes T69,T76,T44 Yes T69,T76,T44 INPUT
mem_tl_d_i.a_user.instr_type[3:0] Yes Yes T69,T76,T44 Yes T69,T76,T44 INPUT
mem_tl_d_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
mem_tl_d_i.a_data[31:0] Yes Yes T69,T76,T44 Yes T69,T76,T44 INPUT
mem_tl_d_i.a_mask[3:0] Yes Yes T69,T76,T44 Yes T69,T76,T44 INPUT
mem_tl_d_i.a_address[1:0] No No No INPUT
mem_tl_d_i.a_address[11:2] Yes Yes T69,T76,*T44 Yes T69,T76,T44 INPUT
mem_tl_d_i.a_address[15:12] Unreachable Unreachable Unreachable INPUT
mem_tl_d_i.a_address[16] Yes Yes *T69,*T76,*T44 Yes T69,T76,T44 INPUT
mem_tl_d_i.a_address[31:17] Unreachable Unreachable Unreachable INPUT
mem_tl_d_i.a_source[4:0] Yes Yes *T69,*T76,*T110 Yes T69,T76,T110 INPUT
mem_tl_d_i.a_source[5] No No No INPUT
mem_tl_d_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
mem_tl_d_i.a_size[0] No No No INPUT
mem_tl_d_i.a_size[1] Yes Yes T69,T76,T44 Yes T69,T76,T44 INPUT
mem_tl_d_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
mem_tl_d_i.a_opcode[1:0] No No No INPUT
mem_tl_d_i.a_opcode[2] Yes Yes T69,T76,T44 Yes T69,T76,T44 INPUT
mem_tl_d_i.a_valid Yes Yes T69,T76,T44 Yes T69,T76,T44 INPUT
mem_tl_d_o.a_ready Yes Yes T2,T3,T4 Yes T2,T3,T4 OUTPUT
mem_tl_d_o.d_error Yes Yes T2,T3,T4 Yes T3,T4,T20 OUTPUT
mem_tl_d_o.d_user.data_intg[6:0] Yes Yes T69,T76,T110 Yes T69,T76,T110 OUTPUT
mem_tl_d_o.d_user.rsp_intg[2:0] Yes Yes *T69,*T76,*T44 Yes T69,T76,T44 OUTPUT
mem_tl_d_o.d_user.rsp_intg[3] No No No OUTPUT
mem_tl_d_o.d_user.rsp_intg[5:4] Yes Yes *T69,*T76,*T44 Yes T69,T76,T44 OUTPUT
mem_tl_d_o.d_user.rsp_intg[6] No No No OUTPUT
mem_tl_d_o.d_data[31:0] Yes Yes T2,T3,T4 Yes T3,T4,T20 OUTPUT
mem_tl_d_o.d_sink No No No OUTPUT
mem_tl_d_o.d_source[4:0] Yes Yes *T69,*T76,*T110 Yes T69,T76,T110 OUTPUT
mem_tl_d_o.d_source[5] No No No OUTPUT
mem_tl_d_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
mem_tl_d_o.d_size[0] No No No OUTPUT
mem_tl_d_o.d_size[1] Yes Yes T69,T76,T44 Yes T69,T76,T44 OUTPUT
mem_tl_d_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
mem_tl_d_o.d_opcode[0] Yes Yes *T2,*T3,*T4 Yes T3,T4,T20 OUTPUT
mem_tl_d_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
mem_tl_d_o.d_valid Yes Yes T69,T76,T44 Yes T69,T76,T44 OUTPUT
sba_tl_h_o.d_ready Yes Yes T3,T4,T20 Yes T2,T3,T4 OUTPUT
sba_tl_h_o.a_user.data_intg[6:0] Yes Yes T69,T70,T71 Yes T69,T70,T71 OUTPUT
sba_tl_h_o.a_user.cmd_intg[6:0] Yes Yes T3,T4,T20 Yes T2,T3,T4 OUTPUT
sba_tl_h_o.a_user.instr_type[0] Yes Yes *T3,*T4,*T20 Yes T2,T3,T4 OUTPUT
sba_tl_h_o.a_user.instr_type[2:1] No No No OUTPUT
sba_tl_h_o.a_user.instr_type[3] Yes Yes T3,T4,T20 Yes T2,T3,T4 OUTPUT
sba_tl_h_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
sba_tl_h_o.a_data[31:0] Yes Yes T69,T70,T71 Yes T69,T70,T71 OUTPUT
sba_tl_h_o.a_mask[3:0] Yes Yes T3,T4,T20 Yes T2,T3,T4 OUTPUT
sba_tl_h_o.a_address[1:0] No No No OUTPUT
sba_tl_h_o.a_address[31:2] Yes Yes T33,T69,T70 Yes T33,T69,T70 OUTPUT
sba_tl_h_o.a_source[5:0] No No No OUTPUT
sba_tl_h_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
sba_tl_h_o.a_size[0] No No No OUTPUT
sba_tl_h_o.a_size[1] Yes Yes T3,T4,T20 Yes T2,T3,T4 OUTPUT
sba_tl_h_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
sba_tl_h_o.a_opcode[1:0] No No No OUTPUT
sba_tl_h_o.a_opcode[2] Yes Yes T3,T4,T20 Yes T2,T3,T4 OUTPUT
sba_tl_h_o.a_valid Yes Yes T69,T70,T71 Yes T69,T70,T71 OUTPUT
sba_tl_h_i.a_ready Yes Yes T3,T4,T20 Yes T1,T2,T3 INPUT
sba_tl_h_i.d_error No No No INPUT
sba_tl_h_i.d_user.data_intg[6:0] Yes Yes T69,T70,T71 Yes T69,T70,T71 INPUT
sba_tl_h_i.d_user.rsp_intg[1:0] Yes Yes T70,T71,T109 Yes T70,T71,T109 INPUT
sba_tl_h_i.d_user.rsp_intg[2] No No No INPUT
sba_tl_h_i.d_user.rsp_intg[5:3] Yes Yes *T69,T70,T71 Yes T69,T70,T71 INPUT
sba_tl_h_i.d_user.rsp_intg[6] No No No INPUT
sba_tl_h_i.d_data[31:0] Yes Yes T69,T70,T71 Yes T69,T70,T71 INPUT
sba_tl_h_i.d_sink No No No INPUT
sba_tl_h_i.d_source[5:0] No No No INPUT
sba_tl_h_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
sba_tl_h_i.d_size[0] No No No INPUT
sba_tl_h_i.d_size[1] Yes Yes T69,T70,T71 Yes T69,T70,T71 INPUT
sba_tl_h_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
sba_tl_h_i.d_opcode[0] Yes Yes *T69,*T70,*T71 Yes T69,T70,T71 INPUT
sba_tl_h_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
sba_tl_h_i.d_valid Yes Yes T69,T70,T71 Yes T69,T70,T71 INPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T203,T78,T79 Yes T203,T78,T79 INPUT
alert_rx_i[0].ping_n Yes Yes T78,T79,T80 Yes T78,T79,T80 INPUT
alert_rx_i[0].ping_p Yes Yes T78,T79,T80 Yes T78,T79,T80 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T203,T78,T79 Yes T203,T78,T79 OUTPUT
jtag_i.tdi Yes Yes T33,T68,T69 Yes T33,T68,T69 INPUT
jtag_i.trst_n Yes Yes T33,T68,T70 Yes T33,T68,T69 INPUT
jtag_i.tms Yes Yes T33,T68,T69 Yes T33,T68,T69 INPUT
jtag_i.tck Yes Yes T33,T68,T69 Yes T33,T68,T69 INPUT
jtag_o.tdo_oe Yes Yes T33,T68,T69 Yes T33,T68,T69 OUTPUT
jtag_o.tdo Yes Yes T33,T68,T69 Yes T33,T68,T69 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%