Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.93 94.93

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_systems_clkmgr_0.1/rtl/autogen/clkmgr.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_clkmgr_aon 94.93 94.93



Module Instance : tb.dut.top_earlgrey.u_clkmgr_aon

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.93 94.93


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.93 94.93


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.02 90.65 91.41 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : clkmgr
TotalCoveredPercent
Totals 110 102 92.73
Total Bits 612 581 94.93
Total Bits 0->1 306 291 95.10
Total Bits 1->0 306 290 94.77

Ports 110 102 92.73
Port Bits 612 581 94.93
Port Bits 0->1 306 291 95.10
Port Bits 1->0 306 290 94.77

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T4,T20,T33 Yes T1,T2,T3 INPUT
rst_shadowed_ni Yes Yes T4,T20,T33 Yes T1,T2,T3 INPUT
clk_main_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_main_ni Yes Yes T4,T20,T33 Yes T1,T2,T3 INPUT
clk_io_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_io_ni Yes Yes T4,T20,T33 Yes T1,T2,T3 INPUT
clk_usb_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_usb_ni Yes Yes T4,T20,T33 Yes T1,T2,T3 INPUT
clk_aon_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_aon_ni Yes Yes T4,T20,T33 Yes T1,T2,T3 INPUT
rst_io_div2_ni Yes Yes T4,T20,T33 Yes T1,T2,T3 INPUT
rst_io_div4_ni Yes Yes T4,T20,T33 Yes T1,T2,T3 INPUT
rst_root_ni Yes Yes T4,T5,T6 Yes T1,T2,T3 INPUT
rst_root_main_ni Yes Yes T4,T5,T6 Yes T1,T2,T3 INPUT
rst_root_io_ni Yes Yes T4,T5,T6 Yes T1,T2,T3 INPUT
rst_root_io_div2_ni Yes Yes T4,T5,T6 Yes T1,T2,T3 INPUT
rst_root_io_div4_ni Yes Yes T4,T5,T6 Yes T1,T2,T3 INPUT
rst_root_usb_ni Yes Yes T4,T5,T6 Yes T1,T2,T3 INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T50,T67,T33 Yes T50,T67,T33 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[2:1] No No No INPUT
tl_i.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T2,T50,T67 Yes T2,T50,T67 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[1:0] No No No INPUT
tl_i.a_address[6:2] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[16:7] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[21:18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[22] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:23] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 INPUT
tl_i.a_opcode[1] No No No INPUT
tl_i.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_o.a_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_o.d_error No No No OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T50,T67,T140 Yes T50,T67,T140 OUTPUT
tl_o.d_user.rsp_intg[1:0] Yes Yes T4,T50,T20 Yes T1,T2,T3 OUTPUT
tl_o.d_user.rsp_intg[3:2] No No No OUTPUT
tl_o.d_user.rsp_intg[5:4] Yes Yes *T4,*T20,T33 Yes T1,T2,T3 OUTPUT
tl_o.d_user.rsp_intg[6] No No No OUTPUT
tl_o.d_data[31:0] Yes Yes T4,T50,T20 Yes T1,T2,T3 OUTPUT
tl_o.d_sink No No No OUTPUT
tl_o.d_source[0] No No Yes T183,T314,T315 OUTPUT
tl_o.d_source[1] Yes Yes *T4,*T50,*T20 Yes T1,T2,T3 OUTPUT
tl_o.d_source[5:2] No No No OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[0] No No No OUTPUT
tl_o.d_size[1] Yes Yes T4,T20,T33 Yes T1,T2,T3 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T50,*T67,*T33 Yes T50,T67,T33 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T270,T381,T382 Yes T270,T381,T382 INPUT
alert_rx_i[0].ping_n Yes Yes T78,T79,T80 Yes T78,T79,T80 INPUT
alert_rx_i[0].ping_p Yes Yes T78,T79,T80 Yes T78,T79,T80 INPUT
alert_rx_i[1].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[1].ack_p Yes Yes T141,T383,T78 Yes T141,T383,T78 INPUT
alert_rx_i[1].ping_n Yes Yes T141,T78,T79 Yes T141,T78,T79 INPUT
alert_rx_i[1].ping_p Yes Yes T141,T78,T79 Yes T141,T78,T79 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T270,T381,T382 Yes T270,T381,T382 OUTPUT
alert_tx_o[1].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[1].alert_p Yes Yes T141,T383,T78 Yes T141,T383,T78 OUTPUT
pwr_i.usb_ip_clk_en Yes Yes T3,T4,T20 Yes T1,T2,T3 INPUT
pwr_i.io_ip_clk_en Yes Yes T3,T4,T20 Yes T1,T2,T3 INPUT
pwr_i.main_ip_clk_en Yes Yes T3,T4,T20 Yes T1,T2,T3 INPUT
pwr_o.usb_status Yes Yes T3,T4,T20 Yes T1,T2,T3 OUTPUT
pwr_o.io_status Yes Yes T3,T4,T20 Yes T1,T2,T3 OUTPUT
pwr_o.main_status Yes Yes T3,T4,T20 Yes T1,T2,T3 OUTPUT
scanmode_i[3:0] Unreachable Unreachable Unreachable INPUT
lc_hw_debug_en_i[3:0] Yes Yes T3,T4,T20 Yes T2,T3,T4 INPUT
lc_clk_byp_req_i[3:0] Yes Yes T4,T59,T60 Yes T4,T59,T60 INPUT
lc_clk_byp_ack_o[3:0] Yes Yes T4,T59,T60 Yes T4,T59,T60 OUTPUT
io_clk_byp_req_o[3:0] Yes Yes T4,T59,T60 Yes T4,T59,T60 OUTPUT
io_clk_byp_ack_i[3:0] Yes Yes T4,T59,T60 Yes T4,T59,T60 INPUT
all_clk_byp_req_o[3:0] Yes Yes T67,T148,T155 Yes T67,T148,T177 OUTPUT
all_clk_byp_ack_i[3:0] Yes Yes T67,T148,T155 Yes T67,T148,T177 INPUT
hi_speed_sel_o[3:0] Yes Yes T4,T20,T33 Yes T1,T2,T3 OUTPUT
calib_rdy_i[3:0] Yes Yes T1,T2,T3 Yes T3,T4,T20 INPUT
jitter_en_o[3:0] Yes Yes T2,T153,T143 Yes T154,T146,T147 OUTPUT
div_step_down_req_i[3:0] Yes Yes T4,T67,T148 Yes T4,T67,T148 INPUT
cg_en_o.usb_peri[3:0] Yes Yes T3,T4,T20 Yes T1,T2,T3 OUTPUT
cg_en_o.io_peri[3:0] Yes Yes T3,T4,T20 Yes T1,T2,T3 OUTPUT
cg_en_o.io_div2_peri[3:0] Yes Yes T3,T4,T20 Yes T1,T2,T3 OUTPUT
cg_en_o.io_div4_peri[3:0] Yes Yes T3,T4,T20 Yes T1,T2,T3 OUTPUT
cg_en_o.io_div4_timers[3:0] Yes Yes T3,T4,T20 Yes T1,T2,T3 OUTPUT
cg_en_o.main_secure[3:0] Yes Yes T3,T4,T20 Yes T1,T2,T3 OUTPUT
cg_en_o.io_div4_secure[3:0] Yes Yes T3,T4,T20 Yes T1,T2,T3 OUTPUT
cg_en_o.io_div2_infra[3:0] Yes Yes T3,T4,T20 Yes T1,T2,T3 OUTPUT
cg_en_o.io_infra[3:0] Yes Yes T3,T4,T20 Yes T1,T2,T3 OUTPUT
cg_en_o.usb_infra[3:0] Yes Yes T3,T4,T20 Yes T1,T2,T3 OUTPUT
cg_en_o.main_infra[3:0] Yes Yes T3,T4,T20 Yes T1,T2,T3 OUTPUT
cg_en_o.io_div4_infra[3:0] Yes Yes T3,T4,T20 Yes T1,T2,T3 OUTPUT
cg_en_o.main_otbn[3:0] Yes Yes T3,T4,T20 Yes T1,T2,T3 OUTPUT
cg_en_o.main_kmac[3:0] Yes Yes T3,T4,T20 Yes T1,T2,T3 OUTPUT
cg_en_o.main_hmac[3:0] Yes Yes T3,T4,T20 Yes T1,T2,T3 OUTPUT
cg_en_o.main_aes[3:0] Yes Yes T3,T4,T20 Yes T1,T2,T3 OUTPUT
cg_en_o.aon_timers[3:0] Unreachable Unreachable Unreachable OUTPUT
cg_en_o.aon_peri[3:0] Unreachable Unreachable Unreachable OUTPUT
cg_en_o.aon_secure[3:0] Unreachable Unreachable Unreachable OUTPUT
cg_en_o.io_div2_powerup[3:0] Unreachable Unreachable Unreachable OUTPUT
cg_en_o.usb_powerup[3:0] Unreachable Unreachable Unreachable OUTPUT
cg_en_o.io_powerup[3:0] Unreachable Unreachable Unreachable OUTPUT
cg_en_o.main_powerup[3:0] Unreachable Unreachable Unreachable OUTPUT
cg_en_o.aon_powerup[3:0] Unreachable Unreachable Unreachable OUTPUT
cg_en_o.io_div4_powerup[3:0] Unreachable Unreachable Unreachable OUTPUT
clocks_o.clk_usb_peri Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_io_peri Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_io_div2_peri Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_io_div4_peri Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_io_div4_timers Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_main_secure Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_io_div4_secure Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_io_div2_infra Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_io_infra Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_usb_infra Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_main_infra Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_io_div4_infra Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_main_otbn Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_main_kmac Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_main_hmac Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_main_aes Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_aon_timers Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_aon_peri Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_aon_secure Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_io_div2_powerup Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_usb_powerup Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_io_powerup Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_main_powerup Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_aon_powerup Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_io_div4_powerup Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%