Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : uart
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.20 90.20

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_ip_uart_0.1/rtl/uart.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_uart0 90.07 90.07
tb.dut.top_earlgrey.u_uart1 90.13 90.13
tb.dut.top_earlgrey.u_uart2 90.13 90.13
tb.dut.top_earlgrey.u_uart3 90.20 90.20



Module Instance : tb.dut.top_earlgrey.u_uart0

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.07 90.07


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.07 90.07


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.02 90.65 91.41 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_uart1

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.13 90.13


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.13 90.13


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.02 90.65 91.41 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_uart2

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.13 90.13


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.13 90.13


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.02 90.65 91.41 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_uart3

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.20 90.20


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.20 90.20


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.02 90.65 91.41 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Toggle Coverage for Module : uart
TotalCoveredPercent
Totals 39 31 79.49
Total Bits 306 276 90.20
Total Bits 0->1 153 138 90.20
Total Bits 1->0 153 138 90.20

Ports 39 31 79.49
Port Bits 306 276 90.20
Port Bits 0->1 153 138 90.20
Port Bits 1->0 153 138 90.20

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T3,T4,T20 Yes T1,T2,T3 INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T50,T33,T140 Yes T50,T33,T140 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[2:1] No No No INPUT
tl_i.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T50,T33,T140 Yes T50,T33,T140 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[1:0] No No No INPUT
tl_i.a_address[5:2] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[15:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17:16] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 INPUT
tl_i.a_opcode[1] No No No INPUT
tl_i.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_valid Yes Yes T50,T33,T140 Yes T50,T33,T140 INPUT
tl_o.a_ready Yes Yes T50,T140,T240 Yes T50,T140,T240 OUTPUT
tl_o.d_error No No No OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T50,T140,T240 Yes T50,T140,T240 OUTPUT
tl_o.d_user.rsp_intg[1:0] Yes Yes T50,T140,T240 Yes T50,T140,T240 OUTPUT
tl_o.d_user.rsp_intg[3:2] No No No OUTPUT
tl_o.d_user.rsp_intg[5:4] Yes Yes T6,T38,T39 Yes T50,T140,T240 OUTPUT
tl_o.d_user.rsp_intg[6] No No No OUTPUT
tl_o.d_data[31:0] Yes Yes T50,T140,T240 Yes T50,T140,T240 OUTPUT
tl_o.d_sink No No No OUTPUT
tl_o.d_source[1:0] Yes Yes *T53,*T50,*T140 Yes T53,T50,T140 OUTPUT
tl_o.d_source[5:2] No No No OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[0] No No No OUTPUT
tl_o.d_size[1] Yes Yes T6,T38,T39 Yes T50,T140,T240 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T50,*T140,*T240 Yes T50,T140,T240 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T50,T140,T240 Yes T50,T140,T240 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T141,T322,T123 Yes T141,T322,T123 INPUT
alert_rx_i[0].ping_n Yes Yes T141,T78,T79 Yes T141,T78,T79 INPUT
alert_rx_i[0].ping_p Yes Yes T141,T78,T79 Yes T141,T78,T79 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T141,T322,T123 Yes T141,T322,T123 OUTPUT
cio_rx_i Yes Yes T4,T50,T20 Yes T1,T2,T3 INPUT
cio_tx_o Yes Yes T50,T140,T240 Yes T50,T140,T240 OUTPUT
cio_tx_en_o Unreachable Unreachable Unreachable OUTPUT
intr_tx_watermark_o Yes Yes T50,T140,T240 Yes T50,T140,T240 OUTPUT
intr_rx_watermark_o Yes Yes T50,T140,T240 Yes T50,T140,T240 OUTPUT
intr_tx_empty_o Yes Yes T50,T140,T240 Yes T50,T140,T240 OUTPUT
intr_rx_overflow_o Yes Yes T50,T140,T240 Yes T50,T140,T240 OUTPUT
intr_rx_frame_err_o Yes Yes T126,T206,T207 Yes T126,T206,T207 OUTPUT
intr_rx_break_err_o Yes Yes T126,T206,T207 Yes T126,T206,T207 OUTPUT
intr_rx_timeout_o Yes Yes T126,T206,T207 Yes T126,T206,T207 OUTPUT
intr_rx_parity_err_o Yes Yes T126,T206,T207 Yes T126,T206,T207 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_uart0
TotalCoveredPercent
Totals 39 31 79.49
Total Bits 302 272 90.07
Total Bits 0->1 151 136 90.07
Total Bits 1->0 151 136 90.07

Ports 39 31 79.49
Port Bits 302 272 90.07
Port Bits 0->1 151 136 90.07
Port Bits 1->0 151 136 90.07

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T3,T4,T20 Yes T1,T2,T3 INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T33,T6,T126 Yes T33,T6,T126 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[2:1] No No No INPUT
tl_i.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T33,T6,T126 Yes T33,T6,T126 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[1:0] No No No INPUT
tl_i.a_address[5:2] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 INPUT
tl_i.a_opcode[1] No No No INPUT
tl_i.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_valid Yes Yes T33,T6,T126 Yes T33,T6,T126 INPUT
tl_o.a_ready Yes Yes T6,T126,T38 Yes T6,T126,T38 OUTPUT
tl_o.d_error No No No OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T6,T126,T38 Yes T6,T126,T38 OUTPUT
tl_o.d_user.rsp_intg[1:0] Yes Yes T6,T126,T38 Yes T6,T126,T38 OUTPUT
tl_o.d_user.rsp_intg[3:2] No No No OUTPUT
tl_o.d_user.rsp_intg[5:4] Yes Yes T6,T38,T39 Yes T6,T126,T38 OUTPUT
tl_o.d_user.rsp_intg[6] No No No OUTPUT
tl_o.d_data[31:0] Yes Yes T6,T126,T38 Yes T6,T126,T38 OUTPUT
tl_o.d_sink No No No OUTPUT
tl_o.d_source[1:0] Yes Yes *T53,*T6,*T126 Yes T53,T6,T126 OUTPUT
tl_o.d_source[5:2] No No No OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[0] No No No OUTPUT
tl_o.d_size[1] Yes Yes T6,T38,T39 Yes T6,T126,T38 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T6,*T126,*T38 Yes T6,T126,T38 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T6,T126,T38 Yes T6,T126,T38 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T123,T78,T54 Yes T123,T78,T54 INPUT
alert_rx_i[0].ping_n Yes Yes T78,T79,T308 Yes T78,T79,T308 INPUT
alert_rx_i[0].ping_p Yes Yes T78,T79,T308 Yes T78,T79,T308 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T123,T78,T54 Yes T123,T78,T54 OUTPUT
cio_rx_i Yes Yes T4,T20,T33 Yes T1,T2,T3 INPUT
cio_tx_o Yes Yes T6,T38,T155 Yes T6,T38,T155 OUTPUT
cio_tx_en_o Unreachable Unreachable Unreachable OUTPUT
intr_tx_watermark_o Yes Yes T126,T155,T247 Yes T126,T155,T247 OUTPUT
intr_rx_watermark_o Yes Yes T126,T155,T247 Yes T126,T155,T247 OUTPUT
intr_tx_empty_o Yes Yes T126,T155,T247 Yes T126,T155,T247 OUTPUT
intr_rx_overflow_o Yes Yes T126,T155,T247 Yes T126,T155,T247 OUTPUT
intr_rx_frame_err_o Yes Yes T126,T206,T207 Yes T126,T206,T207 OUTPUT
intr_rx_break_err_o Yes Yes T126,T206,T207 Yes T126,T206,T207 OUTPUT
intr_rx_timeout_o Yes Yes T126,T206,T207 Yes T126,T206,T207 OUTPUT
intr_rx_parity_err_o Yes Yes T126,T206,T207 Yes T126,T206,T207 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_uart1
TotalCoveredPercent
Totals 39 31 79.49
Total Bits 304 274 90.13
Total Bits 0->1 152 137 90.13
Total Bits 1->0 152 137 90.13

Ports 39 31 79.49
Port Bits 304 274 90.13
Port Bits 0->1 152 137 90.13
Port Bits 1->0 152 137 90.13

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T3,T4,T20 Yes T1,T2,T3 INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T50,T140,T240 Yes T50,T140,T240 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[2:1] No No No INPUT
tl_i.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T50,T140,T240 Yes T50,T140,T240 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[1:0] No No No INPUT
tl_i.a_address[5:2] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[15:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[16] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:17] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 INPUT
tl_i.a_opcode[1] No No No INPUT
tl_i.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_valid Yes Yes T50,T140,T240 Yes T50,T140,T240 INPUT
tl_o.a_ready Yes Yes T50,T140,T240 Yes T50,T140,T240 OUTPUT
tl_o.d_error No No No OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T50,T140,T240 Yes T50,T140,T240 OUTPUT
tl_o.d_user.rsp_intg[1:0] Yes Yes T50,T140,T240 Yes T50,T140,T240 OUTPUT
tl_o.d_user.rsp_intg[3:2] No No No OUTPUT
tl_o.d_user.rsp_intg[5:4] Yes Yes *T123,*T308,*T309 Yes T50,T140,T240 OUTPUT
tl_o.d_user.rsp_intg[6] No No No OUTPUT
tl_o.d_data[31:0] Yes Yes T50,T140,T240 Yes T50,T140,T240 OUTPUT
tl_o.d_sink No No No OUTPUT
tl_o.d_source[1:0] Yes Yes *T53,*T50,*T140 Yes T53,T50,T140 OUTPUT
tl_o.d_source[5:2] No No No OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[0] No No No OUTPUT
tl_o.d_size[1] Yes Yes T123,T308,T309 Yes T50,T140,T240 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T50,*T140,*T240 Yes T50,T140,T240 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T50,T140,T240 Yes T50,T140,T240 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T141,T123,T78 Yes T141,T123,T78 INPUT
alert_rx_i[0].ping_n Yes Yes T141,T78,T79 Yes T141,T78,T79 INPUT
alert_rx_i[0].ping_p Yes Yes T141,T78,T79 Yes T141,T78,T79 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T141,T123,T78 Yes T141,T123,T78 OUTPUT
cio_rx_i Yes Yes T50,T140,T240 Yes T50,T140,T240 INPUT
cio_tx_o Yes Yes T50,T140,T240 Yes T50,T140,T240 OUTPUT
cio_tx_en_o Unreachable Unreachable Unreachable OUTPUT
intr_tx_watermark_o Yes Yes T50,T140,T240 Yes T50,T140,T240 OUTPUT
intr_rx_watermark_o Yes Yes T50,T140,T240 Yes T50,T140,T240 OUTPUT
intr_tx_empty_o Yes Yes T50,T140,T240 Yes T50,T140,T240 OUTPUT
intr_rx_overflow_o Yes Yes T50,T140,T240 Yes T50,T140,T240 OUTPUT
intr_rx_frame_err_o Yes Yes T126,T206,T207 Yes T126,T206,T207 OUTPUT
intr_rx_break_err_o Yes Yes T126,T206,T207 Yes T126,T206,T207 OUTPUT
intr_rx_timeout_o Yes Yes T126,T206,T207 Yes T126,T206,T207 OUTPUT
intr_rx_parity_err_o Yes Yes T126,T206,T207 Yes T126,T206,T207 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_uart2
TotalCoveredPercent
Totals 39 31 79.49
Total Bits 304 274 90.13
Total Bits 0->1 152 137 90.13
Total Bits 1->0 152 137 90.13

Ports 39 31 79.49
Port Bits 304 274 90.13
Port Bits 0->1 152 137 90.13
Port Bits 1->0 152 137 90.13

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T3,T4,T20 Yes T1,T2,T3 INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T126,T175,T103 Yes T126,T175,T103 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[2:1] No No No INPUT
tl_i.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T126,T175,T103 Yes T126,T175,T103 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[1:0] No No No INPUT
tl_i.a_address[5:2] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[16:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 INPUT
tl_i.a_opcode[1] No No No INPUT
tl_i.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_valid Yes Yes T126,T175,T103 Yes T126,T175,T103 INPUT
tl_o.a_ready Yes Yes T126,T175,T103 Yes T126,T175,T103 OUTPUT
tl_o.d_error No No No OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T126,T175,T103 Yes T126,T175,T103 OUTPUT
tl_o.d_user.rsp_intg[1:0] Yes Yes T126,T175,T103 Yes T126,T175,T103 OUTPUT
tl_o.d_user.rsp_intg[3:2] No No No OUTPUT
tl_o.d_user.rsp_intg[5:4] Yes Yes *T123,*T308,*T309 Yes T126,T175,T103 OUTPUT
tl_o.d_user.rsp_intg[6] No No No OUTPUT
tl_o.d_data[31:0] Yes Yes T126,T175,T103 Yes T126,T175,T103 OUTPUT
tl_o.d_sink No No No OUTPUT
tl_o.d_source[1:0] Yes Yes *T53,*T126,*T175 Yes T53,T126,T175 OUTPUT
tl_o.d_source[5:2] No No No OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[0] No No No OUTPUT
tl_o.d_size[1] Yes Yes T123,T308,T309 Yes T126,T175,T103 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T126,*T175,*T103 Yes T126,T175,T103 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T126,T175,T103 Yes T126,T175,T103 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T123,T78,T54 Yes T123,T78,T54 INPUT
alert_rx_i[0].ping_n Yes Yes T78,T79,T80 Yes T78,T79,T80 INPUT
alert_rx_i[0].ping_p Yes Yes T78,T79,T80 Yes T78,T79,T80 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T123,T78,T54 Yes T123,T78,T54 OUTPUT
cio_rx_i Yes Yes T175,T103,T94 Yes T175,T103,T94 INPUT
cio_tx_o Yes Yes T175,T103,T94 Yes T175,T103,T94 OUTPUT
cio_tx_en_o Unreachable Unreachable Unreachable OUTPUT
intr_tx_watermark_o Yes Yes T126,T175,T103 Yes T126,T175,T103 OUTPUT
intr_rx_watermark_o Yes Yes T126,T175,T103 Yes T126,T175,T103 OUTPUT
intr_tx_empty_o Yes Yes T126,T175,T103 Yes T126,T175,T103 OUTPUT
intr_rx_overflow_o Yes Yes T126,T175,T103 Yes T126,T175,T103 OUTPUT
intr_rx_frame_err_o Yes Yes T126,T206,T207 Yes T126,T206,T207 OUTPUT
intr_rx_break_err_o Yes Yes T126,T206,T207 Yes T126,T206,T207 OUTPUT
intr_rx_timeout_o Yes Yes T126,T206,T207 Yes T126,T206,T207 OUTPUT
intr_rx_parity_err_o Yes Yes T126,T206,T207 Yes T126,T206,T207 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_uart3
TotalCoveredPercent
Totals 39 31 79.49
Total Bits 306 276 90.20
Total Bits 0->1 153 138 90.20
Total Bits 1->0 153 138 90.20

Ports 39 31 79.49
Port Bits 306 276 90.20
Port Bits 0->1 153 138 90.20
Port Bits 1->0 153 138 90.20

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T3,T4,T20 Yes T1,T2,T3 INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T126,T14,T15 Yes T126,T14,T15 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[2:1] No No No INPUT
tl_i.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T126,T14,T15 Yes T126,T14,T15 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[1:0] No No No INPUT
tl_i.a_address[5:2] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[15:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17:16] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 INPUT
tl_i.a_opcode[1] No No No INPUT
tl_i.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_valid Yes Yes T126,T14,T15 Yes T126,T14,T15 INPUT
tl_o.a_ready Yes Yes T126,T14,T15 Yes T126,T14,T15 OUTPUT
tl_o.d_error No No No OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T126,T14,T15 Yes T126,T14,T15 OUTPUT
tl_o.d_user.rsp_intg[1:0] Yes Yes T126,T14,T15 Yes T126,T14,T15 OUTPUT
tl_o.d_user.rsp_intg[3:2] No No No OUTPUT
tl_o.d_user.rsp_intg[5:4] Yes Yes *T123,*T308,*T309 Yes T126,T14,T15 OUTPUT
tl_o.d_user.rsp_intg[6] No No No OUTPUT
tl_o.d_data[31:0] Yes Yes T126,T14,T15 Yes T126,T14,T15 OUTPUT
tl_o.d_sink No No No OUTPUT
tl_o.d_source[1:0] Yes Yes *T53,*T126,*T14 Yes T53,T126,T14 OUTPUT
tl_o.d_source[5:2] No No No OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[0] No No No OUTPUT
tl_o.d_size[1] Yes Yes T123,T308,T309 Yes T126,T14,T15 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T126,*T14,*T15 Yes T126,T14,T15 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T126,T14,T15 Yes T126,T14,T15 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T322,T123,T323 Yes T322,T123,T323 INPUT
alert_rx_i[0].ping_n Yes Yes T78,T79,T80 Yes T78,T79,T80 INPUT
alert_rx_i[0].ping_p Yes Yes T78,T79,T80 Yes T78,T79,T80 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T322,T123,T323 Yes T322,T123,T323 OUTPUT
cio_rx_i Yes Yes T14,T15,T324 Yes T14,T15,T324 INPUT
cio_tx_o Yes Yes T14,T15,T324 Yes T14,T15,T324 OUTPUT
cio_tx_en_o Unreachable Unreachable Unreachable OUTPUT
intr_tx_watermark_o Yes Yes T126,T14,T15 Yes T126,T14,T15 OUTPUT
intr_rx_watermark_o Yes Yes T126,T14,T15 Yes T126,T14,T15 OUTPUT
intr_tx_empty_o Yes Yes T126,T14,T15 Yes T126,T14,T15 OUTPUT
intr_rx_overflow_o Yes Yes T126,T14,T15 Yes T126,T14,T15 OUTPUT
intr_rx_frame_err_o Yes Yes T126,T206,T207 Yes T126,T206,T207 OUTPUT
intr_rx_break_err_o Yes Yes T126,T206,T207 Yes T126,T206,T207 OUTPUT
intr_rx_timeout_o Yes Yes T126,T206,T207 Yes T126,T206,T207 OUTPUT
intr_rx_parity_err_o Yes Yes T126,T206,T207 Yes T126,T206,T207 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%